# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/renesas,rzv2h-cpg.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Renesas RZ/V2H(P) Clock Pulse Generator (CPG) maintainers: - Lad Prabhakar description: On Renesas RZ/V2H(P) SoCs, the CPG (Clock Pulse Generator) handles generation and control of clock signals for the IP modules, generation and control of resets, and control over booting, low power consumption and power supply domains. properties: compatible: const: renesas,r9a09g057-cpg reg: maxItems: 1 clocks: items: - description: AUDIO_EXTAL clock input - description: RTXIN clock input - description: QEXTAL clock input clock-names: items: - const: audio_extal - const: rtxin - const: qextal '#clock-cells': description: | - For CPG core clocks, the two clock specifier cells must be "CPG_CORE" and a core clock reference, as defined in , - For module clocks, the two clock specifier cells must be "CPG_MOD" and a module number. The module number is calculated as the CLKON register offset index multiplied by 16, plus the actual bit in the register used to turn the CLK ON. For example, for CGC_GIC_0_GICCLK, the calculation is (1 * 16 + 3) = 0x13. const: 2 '#power-domain-cells': const: 0 '#reset-cells': description: The single reset specifier cell must be the reset number. The reset number is calculated as the reset register offset index multiplied by 16, plus the actual bit in the register used to reset the specific IP block. For example, for SYS_0_PRESETN, the calculation is (3 * 16 + 0) = 0x30. const: 1 required: - compatible - reg - clocks - clock-names - '#clock-cells' - '#power-domain-cells' - '#reset-cells' additionalProperties: false examples: - | clock-controller@10420000 { compatible = "renesas,r9a09g057-cpg"; reg = <0x10420000 0x10000>; clocks = <&audio_extal_clk>, <&rtxin_clk>, <&qextal_clk>; clock-names = "audio_extal", "rtxin", "qextal"; #clock-cells = <2>; #power-domain-cells = <0>; #reset-cells = <1>; };