x86 FPU with 512-bit %zmm registers xcr0 0xe7 xfd 0x0 xstate_bv 0x67 xcomp_bv 0x0 %zmm0 [511:384] 0x12900931 12900930 1290092f 1290092e [383:256] 0x1290092d 1290092c 1290092b 1290092a %ymm0 [255:128] 0x12900929 12900928 12900927 12900926 %xmm0 [127:0] 0x12900925 12900924 12900923 12900922 %zmm1 [511:384] 0x12900941 12900940 1290093f 1290093e [383:256] 0x1290093d 1290093c 1290093b 1290093a %ymm1 [255:128] 0x12900939 12900938 12900937 12900936 %xmm1 [127:0] 0x12900935 12900934 12900933 12900932 %zmm2 [511:384] 0x12900951 12900950 1290094f 1290094e [383:256] 0x1290094d 1290094c 1290094b 1290094a %ymm2 [255:128] 0x12900949 12900948 12900947 12900946 %xmm2 [127:0] 0x12900945 12900944 12900943 12900942 %zmm3 [511:384] 0x12900961 12900960 1290095f 1290095e [383:256] 0x1290095d 1290095c 1290095b 1290095a %ymm3 [255:128] 0x12900959 12900958 12900957 12900956 %xmm3 [127:0] 0x12900955 12900954 12900953 12900952 %zmm4 [511:384] 0x12900971 12900970 1290096f 1290096e [383:256] 0x1290096d 1290096c 1290096b 1290096a %ymm4 [255:128] 0x12900969 12900968 12900967 12900966 %xmm4 [127:0] 0x12900965 12900964 12900963 12900962 %zmm5 [511:384] 0x12900981 12900980 1290097f 1290097e [383:256] 0x1290097d 1290097c 1290097b 1290097a %ymm5 [255:128] 0x12900979 12900978 12900977 12900976 %xmm5 [127:0] 0x12900975 12900974 12900973 12900972 %zmm6 [511:384] 0x12900991 12900990 1290098f 1290098e [383:256] 0x1290098d 1290098c 1290098b 1290098a %ymm6 [255:128] 0x12900989 12900988 12900987 12900986 %xmm6 [127:0] 0x12900985 12900984 12900983 12900982 %zmm7 [511:384] 0x129009a1 129009a0 1290099f 1290099e [383:256] 0x1290099d 1290099c 1290099b 1290099a %ymm7 [255:128] 0x12900999 12900998 12900997 12900996 %xmm7 [127:0] 0x12900995 12900994 12900993 12900992 %k0 0x00000000129009a2 %k1 0x00000000129009a3 %k2 0x00000000129009a6 %k3 0x00000000129009a7 %k4 0x00000000129009aa %k5 0x00000000129009ab %k6 0x00000000129009ae %k7 0x00000000129009af 387 and FP Control State cw 0x137f (IM|DM|ZM|OM|UM|PM|SIG64|RTN|A) sw 0x0000 (TOP=0t0) (0) xcp sw 0x0000 (0) ipoff 0 cssel 0x43 dtoff 0 dtsel 0x4b %st0 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st1 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st2 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st3 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st4 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st5 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st6 0x0000.0000000000000000 = +0.0000000000000000e+00 empty %st7 0x0000.0000000000000000 = +0.0000000000000000e+00 empty SSE Control State mxcsr 0x1f80 (IM|DM|ZM|OM|UM|PM|RTN) xcp 0x0000 (RTN)