//===-- XtensaMCTargetDesc.h - Xtensa Target Descriptions -------*- C++ -*-===// // // The LLVM Compiler Infrastructure // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file provides Xtensa specific target descriptions. // //===----------------------------------------------------------------------===// #ifndef LLVM_LIB_TARGET_XTENSA_MCTARGETDESC_XTENSAMCTARGETDESC_H #define LLVM_LIB_TARGET_XTENSA_MCTARGETDESC_XTENSAMCTARGETDESC_H #include "llvm/Support/DataTypes.h" #include namespace llvm { class MCAsmBackend; class MCCodeEmitter; class MCContext; class MCInstrInfo; class MCObjectTargetWriter; class MCObjectWriter; class MCRegisterInfo; class MCSubtargetInfo; class MCTargetOptions; class StringRef; class Target; class raw_ostream; extern Target TheXtensaTarget; MCCodeEmitter *createXtensaMCCodeEmitter(const MCInstrInfo &MCII, MCContext &Ctx); MCAsmBackend *createXtensaMCAsmBackend(const Target &T, const MCSubtargetInfo &STI, const MCRegisterInfo &MRI, const MCTargetOptions &Options); std::unique_ptr createXtensaObjectWriter(uint8_t OSABI, bool IsLittleEndian); } // end namespace llvm // Defines symbolic names for Xtensa registers. // This defines a mapping from register name to register number. #define GET_REGINFO_ENUM #include "XtensaGenRegisterInfo.inc" // Defines symbolic names for the Xtensa instructions. #define GET_INSTRINFO_ENUM #include "XtensaGenInstrInfo.inc" #define GET_SUBTARGETINFO_ENUM #include "XtensaGenSubtargetInfo.inc" #endif // LLVM_LIB_TARGET_XTENSA_MCTARGETDESC_XTENSAMCTARGETDESC_H