//===-- RISCVInstrInfoZcmop.td -----------------------------*- tablegen -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file describes the RISC-V instructions from the standard Compressed // May-Be-Operations Extension (Zcmop). // //===----------------------------------------------------------------------===// let hasSideEffects = 0, mayLoad = 0, mayStore = 0 in class CMOPInst imm3, string opcodestr> : RVInst16CI<0b011, 0b01, (outs), (ins), opcodestr, ""> { let Inst{6-2} = 0; let Inst{7} = 1; let Inst{10-8} = imm3; let Inst{12-11} = 0; } foreach n = [1, 3, 5, 7, 9, 11, 13, 15] in { let Predicates = [HasStdExtZcmop] in def C_MOP # n : CMOPInst, Sched<[]>; }