//===-- RISCVInstrInfoXVentana.td --------------------------*- tablegen -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file describes the vendor extensions defined by Ventana Micro Systems. // //===----------------------------------------------------------------------===// //===----------------------------------------------------------------------===// // XVentanaCondOps //===----------------------------------------------------------------------===// let Predicates = [IsRV64, HasVendorXVentanaCondOps], hasSideEffects = 0, mayLoad = 0, mayStore = 0, isCodeGenOnly = 0, DecoderNamespace = "Ventana" in class VTMaskedMove funct3, string opcodestr> : RVInstR<0b0000000, funct3, OPC_CUSTOM_3, (outs GPR:$rd), (ins GPR:$rs1, GPR:$rs2), opcodestr, "$rd, $rs1, $rs2"> { } def VT_MASKC : VTMaskedMove<0b110, "vt.maskc">, Sched<[WriteIALU, ReadIALU, ReadIALU]>; def VT_MASKCN : VTMaskedMove<0b111, "vt.maskcn">, Sched<[WriteIALU, ReadIALU, ReadIALU]>; let Predicates = [IsRV64, HasVendorXVentanaCondOps] in { // Directly use MASKC/MASKCN in case of any of the operands being 0. def : Pat<(select GPR:$rc, GPR:$rs1, (i64 0)), (VT_MASKC $rs1, $rc)>; def : Pat<(select GPR:$rc, (i64 0), GPR:$rs1), (VT_MASKCN $rs1, $rc)>; def : Pat<(select (i64 (setne GPR:$rc, (i64 0))), GPR:$rs1, (i64 0)), (VT_MASKC GPR:$rs1, GPR:$rc)>; def : Pat<(select (i64 (seteq GPR:$rc, (i64 0))), GPR:$rs1, (i64 0)), (VT_MASKCN GPR:$rs1, GPR:$rc)>; def : Pat<(select (i64 (setne GPR:$rc, (i64 0))), (i64 0), GPR:$rs1), (VT_MASKCN GPR:$rs1, GPR:$rc)>; def : Pat<(select (i64 (seteq GPR:$rc, (i64 0))), (i64 0), GPR:$rs1), (VT_MASKC GPR:$rs1, GPR:$rc)>; def : Pat<(select (i64 (setne GPR:$x, simm12_plus1:$y)), GPR:$rs1, (i64 0)), (VT_MASKC GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y)))>; def : Pat<(select (i64 (seteq GPR:$x, simm12_plus1:$y)), GPR:$rs1, (i64 0)), (VT_MASKCN GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y)))>; def : Pat<(select (i64 (setne GPR:$x, simm12_plus1:$y)), (i64 0), GPR:$rs1), (VT_MASKCN GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y)))>; def : Pat<(select (i64 (seteq GPR:$x, simm12_plus1:$y)), (i64 0), GPR:$rs1), (VT_MASKC GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y)))>; def : Pat<(select (i64 (setne GPR:$x, (i64 -2048))), GPR:$rs1, (i64 0)), (VT_MASKC GPR:$rs1, (XORI GPR:$x, -2048))>; def : Pat<(select (i64 (seteq GPR:$x, (i64 -2048))), GPR:$rs1, (i64 0)), (VT_MASKCN GPR:$rs1, (XORI GPR:$x, -2048))>; def : Pat<(select (i64 (setne GPR:$x, (i64 -2048))), (i64 0), GPR:$rs1), (VT_MASKCN GPR:$rs1, (XORI GPR:$x, -2048))>; def : Pat<(select (i64 (seteq GPR:$x, (i64 -2048))), (i64 0), GPR:$rs1), (VT_MASKC GPR:$rs1, (XORI GPR:$x, -2048))>; def : Pat<(select (i64 (setne GPR:$x, GPR:$y)), GPR:$rs1, (i64 0)), (VT_MASKC GPR:$rs1, (XOR GPR:$x, GPR:$y))>; def : Pat<(select (i64 (seteq GPR:$x, GPR:$y)), GPR:$rs1, (i64 0)), (VT_MASKCN GPR:$rs1, (XOR GPR:$x, GPR:$y))>; def : Pat<(select (i64 (setne GPR:$x, GPR:$y)), (i64 0), GPR:$rs1), (VT_MASKCN GPR:$rs1, (XOR GPR:$x, GPR:$y))>; def : Pat<(select (i64 (seteq GPR:$x, GPR:$y)), (i64 0), GPR:$rs1), (VT_MASKC GPR:$rs1, (XOR GPR:$x, GPR:$y))>; // Conditional AND operation patterns. def : Pat<(i64 (select GPR:$rc, (and GPR:$rs1, GPR:$rs2), GPR:$rs1)), (OR (AND $rs1, $rs2), (VT_MASKCN $rs1, $rc))>; def : Pat<(i64 (select GPR:$rc, GPR:$rs1, (and GPR:$rs1, GPR:$rs2))), (OR (AND $rs1, $rs2), (VT_MASKC $rs1, $rc))>; // Basic select pattern that selects between 2 registers. def : Pat<(i64 (select GPR:$rc, GPR:$rs1, GPR:$rs2)), (OR (VT_MASKC $rs1, $rc), (VT_MASKCN $rs2, $rc))>; def : Pat<(i64 (select (i64 (setne GPR:$rc, (i64 0))), GPR:$rs1, GPR:$rs2)), (OR (VT_MASKC GPR:$rs1, GPR:$rc), (VT_MASKCN GPR:$rs2, GPR:$rc))>; def : Pat<(i64 (select (i64 (seteq GPR:$rc, (i64 0))), GPR:$rs2, GPR:$rs1)), (OR (VT_MASKC GPR:$rs1, GPR:$rc), (VT_MASKCN GPR:$rs2, GPR:$rc))>; def : Pat<(i64 (select (i64 (setne GPR:$x, simm12_plus1:$y)), GPR:$rs1, GPR:$rs2)), (OR (VT_MASKC GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y))), (VT_MASKCN GPR:$rs2, (ADDI GPR:$x, (NegImm simm12_plus1:$y))))>; def : Pat<(i64 (select (i64 (seteq GPR:$x, simm12_plus1:$y)), GPR:$rs2, GPR:$rs1)), (OR (VT_MASKC GPR:$rs1, (ADDI GPR:$x, (NegImm simm12_plus1:$y))), (VT_MASKCN GPR:$rs2, (ADDI GPR:$x, (NegImm simm12_plus1:$y))))>; def : Pat<(i64 (select (i64 (setne GPR:$x, (i64 -2048))), GPR:$rs1, GPR:$rs2)), (OR (VT_MASKC GPR:$rs1, (XORI GPR:$x, -2048)), (VT_MASKCN GPR:$rs2, (XORI GPR:$x, -2048)))>; def : Pat<(i64 (select (i64 (seteq GPR:$x, (i64 -2048))), GPR:$rs2, GPR:$rs1)), (OR (VT_MASKC GPR:$rs1, (XORI GPR:$x, -2048)), (VT_MASKCN GPR:$rs2, (XORI GPR:$x, -2048)))>; def : Pat<(i64 (select (i64 (setne GPR:$x, GPR:$y)), GPR:$rs1, GPR:$rs2)), (OR (VT_MASKC GPR:$rs1, (XOR GPR:$x, GPR:$y)), (VT_MASKCN GPR:$rs2, (XOR GPR:$x, GPR:$y)))>; def : Pat<(i64 (select (i64 (seteq GPR:$x, GPR:$y)), GPR:$rs2, GPR:$rs1)), (OR (VT_MASKC GPR:$rs1, (XOR GPR:$x, GPR:$y)), (VT_MASKCN GPR:$rs2, (XOR GPR:$x, GPR:$y)))>; } // Predicates = [IsRV64, HasVendorXVentanaCondOps]