//===-- ARMInstrMVE.td - MVE support for ARM ---------------*- tablegen -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file describes the ARM MVE instruction set. // //===----------------------------------------------------------------------===// class ExpandImmAsmOp : AsmOperandClass { let Name = !strconcat("ExpandImm", shift); let PredicateMethod = !strconcat("isExpImm<", shift, ">"); let RenderMethod = "addImmOperands"; } class InvertedExpandImmAsmOp : AsmOperandClass { let Name = !strconcat("InvertedExpandImm", shift, "_", size); let PredicateMethod = !strconcat("isInvertedExpImm<", shift, ",", size, ">"); let RenderMethod = "addImmOperands"; } class ExpandImm : Operand { let ParserMatchClass = ExpandImmAsmOp; let EncoderMethod = !strconcat("getExpandedImmOpValue<",shift,",false>"); let DecoderMethod = !strconcat("DecodeExpandedImmOperand<",shift,">"); let PrintMethod = "printExpandedImmOperand"; } class InvertedExpandImm : Operand { let ParserMatchClass = InvertedExpandImmAsmOp; let EncoderMethod = !strconcat("getExpandedImmOpValue<",shift,",true>"); let PrintMethod = "printExpandedImmOperand"; // No decoder method needed, because this operand type is only used // by aliases (VAND and VORN) } def expzero00 : ExpandImm<"0">; def expzero08 : ExpandImm<"8">; def expzero16 : ExpandImm<"16">; def expzero24 : ExpandImm<"24">; def expzero00inv16 : InvertedExpandImm<"0", "16">; def expzero08inv16 : InvertedExpandImm<"8", "16">; def expzero00inv32 : InvertedExpandImm<"0", "32">; def expzero08inv32 : InvertedExpandImm<"8", "32">; def expzero16inv32 : InvertedExpandImm<"16", "32">; def expzero24inv32 : InvertedExpandImm<"24", "32">; // VPT condition mask def vpt_mask : Operand { let PrintMethod = "printVPTMask"; let ParserMatchClass = it_mask_asmoperand; let EncoderMethod = "getVPTMaskOpValue"; let DecoderMethod = "DecodeVPTMaskOperand"; } // VPT/VCMP restricted predicate for sign invariant types def pred_restricted_i_asmoperand : AsmOperandClass { let Name = "CondCodeRestrictedI"; let RenderMethod = "addITCondCodeOperands"; let PredicateMethod = "isITCondCodeRestrictedI"; let ParserMethod = "parseITCondCode"; let DiagnosticString = "condition code for sign-independent integer "# "comparison must be EQ or NE"; } // VPT/VCMP restricted predicate for signed types def pred_restricted_s_asmoperand : AsmOperandClass { let Name = "CondCodeRestrictedS"; let RenderMethod = "addITCondCodeOperands"; let PredicateMethod = "isITCondCodeRestrictedS"; let ParserMethod = "parseITCondCode"; let DiagnosticString = "condition code for signed integer "# "comparison must be EQ, NE, LT, GT, LE or GE"; } // VPT/VCMP restricted predicate for unsigned types def pred_restricted_u_asmoperand : AsmOperandClass { let Name = "CondCodeRestrictedU"; let RenderMethod = "addITCondCodeOperands"; let PredicateMethod = "isITCondCodeRestrictedU"; let ParserMethod = "parseITCondCode"; let DiagnosticString = "condition code for unsigned integer "# "comparison must be EQ, NE, HS or HI"; } // VPT/VCMP restricted predicate for floating point def pred_restricted_fp_asmoperand : AsmOperandClass { let Name = "CondCodeRestrictedFP"; let RenderMethod = "addITCondCodeOperands"; let PredicateMethod = "isITCondCodeRestrictedFP"; let ParserMethod = "parseITCondCode"; let DiagnosticString = "condition code for floating-point "# "comparison must be EQ, NE, LT, GT, LE or GE"; } class VCMPPredicateOperand : Operand; def pred_basic_i : VCMPPredicateOperand { let PrintMethod = "printMandatoryRestrictedPredicateOperand"; let ParserMatchClass = pred_restricted_i_asmoperand; let DecoderMethod = "DecodeRestrictedIPredicateOperand"; let EncoderMethod = "getRestrictedCondCodeOpValue"; } def pred_basic_u : VCMPPredicateOperand { let PrintMethod = "printMandatoryRestrictedPredicateOperand"; let ParserMatchClass = pred_restricted_u_asmoperand; let DecoderMethod = "DecodeRestrictedUPredicateOperand"; let EncoderMethod = "getRestrictedCondCodeOpValue"; } def pred_basic_s : VCMPPredicateOperand { let PrintMethod = "printMandatoryRestrictedPredicateOperand"; let ParserMatchClass = pred_restricted_s_asmoperand; let DecoderMethod = "DecodeRestrictedSPredicateOperand"; let EncoderMethod = "getRestrictedCondCodeOpValue"; } def pred_basic_fp : VCMPPredicateOperand { let PrintMethod = "printMandatoryRestrictedPredicateOperand"; let ParserMatchClass = pred_restricted_fp_asmoperand; let DecoderMethod = "DecodeRestrictedFPPredicateOperand"; let EncoderMethod = "getRestrictedCondCodeOpValue"; } // Register list operands for interleaving load/stores def VecList2QAsmOperand : AsmOperandClass { let Name = "VecListTwoMQ"; let ParserMethod = "parseVectorList"; let RenderMethod = "addMVEVecListOperands"; let DiagnosticString = "operand must be a list of two consecutive "# "q-registers in range [q0,q7]"; } def VecList2Q : RegisterOperand { let ParserMatchClass = VecList2QAsmOperand; let PrintMethod = "printMVEVectorList<2>"; } def VecList4QAsmOperand : AsmOperandClass { let Name = "VecListFourMQ"; let ParserMethod = "parseVectorList"; let RenderMethod = "addMVEVecListOperands"; let DiagnosticString = "operand must be a list of four consecutive "# "q-registers in range [q0,q7]"; } def VecList4Q : RegisterOperand { let ParserMatchClass = VecList4QAsmOperand; let PrintMethod = "printMVEVectorList<4>"; } // taddrmode_imm7 := reg[r0-r7] +/- (imm7 << shift) class TMemImm7ShiftOffsetAsmOperand : AsmOperandClass { let Name = "TMemImm7Shift"#shift#"Offset"; let PredicateMethod = "isMemImm7ShiftedOffset<"#shift#",ARM::tGPRRegClassID>"; let RenderMethod = "addMemImmOffsetOperands"; } class taddrmode_imm7 : MemOperand { let ParserMatchClass = TMemImm7ShiftOffsetAsmOperand; // They are printed the same way as the T2 imm8 version let PrintMethod = "printT2AddrModeImm8Operand"; // This can also be the same as the T2 version. let EncoderMethod = "getT2AddrModeImmOpValue<7,"#shift#">"; let DecoderMethod = "DecodeTAddrModeImm7<"#shift#">"; let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); } // t2addrmode_imm7 := reg +/- (imm7) class MemImm7ShiftOffsetAsmOperand : AsmOperandClass { let Name = "MemImm7Shift"#shift#"Offset"; let PredicateMethod = "isMemImm7ShiftedOffset<" # shift # ",ARM::GPRnopcRegClassID>"; let RenderMethod = "addMemImmOffsetOperands"; } def MemImm7Shift0OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<0>; def MemImm7Shift1OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<1>; def MemImm7Shift2OffsetAsmOperand : MemImm7ShiftOffsetAsmOperand<2>; class T2AddrMode_Imm7 : MemOperand, ComplexPattern", []> { let EncoderMethod = "getT2AddrModeImmOpValue<7,"#shift#">"; let DecoderMethod = "DecodeT2AddrModeImm7<"#shift#", 0>"; let ParserMatchClass = !cast("MemImm7Shift"#shift#"OffsetAsmOperand"); let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); } class t2addrmode_imm7 : T2AddrMode_Imm7 { // They are printed the same way as the imm8 version let PrintMethod = "printT2AddrModeImm8Operand"; } class MemImm7ShiftOffsetWBAsmOperand : AsmOperandClass { let Name = "MemImm7Shift"#shift#"OffsetWB"; let PredicateMethod = "isMemImm7ShiftedOffset<" # shift # ",ARM::rGPRRegClassID>"; let RenderMethod = "addMemImmOffsetOperands"; } def MemImm7Shift0OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<0>; def MemImm7Shift1OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<1>; def MemImm7Shift2OffsetWBAsmOperand : MemImm7ShiftOffsetWBAsmOperand<2>; class t2addrmode_imm7_pre : T2AddrMode_Imm7 { // They are printed the same way as the imm8 version let PrintMethod = "printT2AddrModeImm8Operand"; let ParserMatchClass = !cast("MemImm7Shift"#shift#"OffsetWBAsmOperand"); let DecoderMethod = "DecodeT2AddrModeImm7<"#shift#", 1>"; let MIOperandInfo = (ops rGPR:$base, i32imm:$offsim); } class t2am_imm7shiftOffsetAsmOperand : AsmOperandClass { let Name = "Imm7Shift"#shift; } def t2am_imm7shift0OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<0>; def t2am_imm7shift1OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<1>; def t2am_imm7shift2OffsetAsmOperand : t2am_imm7shiftOffsetAsmOperand<2>; class t2am_imm7_offset : MemOperand { // They are printed the same way as the imm8 version let PrintMethod = "printT2AddrModeImm8OffsetOperand"; let ParserMatchClass = !cast("t2am_imm7shift"#shift#"OffsetAsmOperand"); let EncoderMethod = "getT2ScaledImmOpValue<7,"#shift#">"; let DecoderMethod = "DecodeT2Imm7<"#shift#">"; } // Operands for gather/scatter loads of the form [Rbase, Qoffsets] class MemRegRQOffsetAsmOperand : AsmOperandClass { let Name = "MemRegRQS"#shift#"Offset"; let PredicateMethod = "isMemRegRQOffset<"#shift#">"; let RenderMethod = "addMemRegRQOffsetOperands"; } def MemRegRQS0OffsetAsmOperand : MemRegRQOffsetAsmOperand<0>; def MemRegRQS1OffsetAsmOperand : MemRegRQOffsetAsmOperand<1>; def MemRegRQS2OffsetAsmOperand : MemRegRQOffsetAsmOperand<2>; def MemRegRQS3OffsetAsmOperand : MemRegRQOffsetAsmOperand<3>; // mve_addr_rq_shift := reg + vreg{ << UXTW #shift} class mve_addr_rq_shift : MemOperand { let EncoderMethod = "getMveAddrModeRQOpValue"; let PrintMethod = "printMveAddrModeRQOperand<"#shift#">"; let ParserMatchClass = !cast("MemRegRQS"#shift#"OffsetAsmOperand"); let DecoderMethod = "DecodeMveAddrModeRQ"; let MIOperandInfo = (ops GPRnopc:$base, MQPR:$offsreg); } class MemRegQOffsetAsmOperand : AsmOperandClass { let Name = "MemRegQS"#shift#"Offset"; let PredicateMethod = "isMemRegQOffset<"#shift#">"; let RenderMethod = "addMemImmOffsetOperands"; } def MemRegQS2OffsetAsmOperand : MemRegQOffsetAsmOperand<2>; def MemRegQS3OffsetAsmOperand : MemRegQOffsetAsmOperand<3>; // mve_addr_q_shift := vreg {+ #imm7s2/4} class mve_addr_q_shift : MemOperand { let EncoderMethod = "getMveAddrModeQOpValue<"#shift#">"; // Can be printed same way as other reg + imm operands let PrintMethod = "printT2AddrModeImm8Operand"; let ParserMatchClass = !cast("MemRegQS"#shift#"OffsetAsmOperand"); let DecoderMethod = "DecodeMveAddrModeQ<"#shift#">"; let MIOperandInfo = (ops MQPR:$base, i32imm:$imm); } // --------- Start of base classes for the instructions themselves class MVE_MI pattern> : Thumb2XI, Requires<[HasMVEInt]> { let D = MVEDomain; let DecoderNamespace = "MVE"; } // MVE_p is used for most predicated instructions, to add the cluster // of input operands that provides the VPT suffix (none, T or E) and // the input predicate register. class MVE_p pattern=[]> : MVE_MI { let Inst{31-29} = 0b111; let Inst{27-26} = 0b11; } class MVE_f pattern=[]> : MVE_p { let Predicates = [HasMVEFloat]; } class MVE_MI_with_pred pattern> : Thumb2I, Requires<[HasV8_1MMainline, HasMVEInt]> { let D = MVEDomain; let DecoderNamespace = "MVE"; } class MVE_VMOV_lane_base pattern> : Thumb2I, Requires<[HasV8_1MMainline, HasMVEInt]> { let D = MVEDomain; let DecoderNamespace = "MVE"; } class MVE_ScalarShift pattern=[]> : MVE_MI_with_pred { let Inst{31-20} = 0b111010100101; let Inst{8} = 0b1; } class MVE_ScalarShiftSingleReg pattern=[]> : MVE_ScalarShift { bits<4> RdaDest; let Inst{19-16} = RdaDest{3-0}; } class MVE_ScalarShiftSRegImm op5_4, list pattern=[]> : MVE_ScalarShiftSingleReg { bits<5> imm; let Inst{15} = 0b0; let Inst{14-12} = imm{4-2}; let Inst{11-8} = 0b1111; let Inst{7-6} = imm{1-0}; let Inst{5-4} = op5_4{1-0}; let Inst{3-0} = 0b1111; } def MVE_SQSHL : MVE_ScalarShiftSRegImm<"sqshl", 0b11>; def MVE_SRSHR : MVE_ScalarShiftSRegImm<"srshr", 0b10>; def MVE_UQSHL : MVE_ScalarShiftSRegImm<"uqshl", 0b00>; def MVE_URSHR : MVE_ScalarShiftSRegImm<"urshr", 0b01>; class MVE_ScalarShiftSRegReg op5_4, list pattern=[]> : MVE_ScalarShiftSingleReg { bits<4> Rm; let Inst{15-12} = Rm{3-0}; let Inst{11-8} = 0b1111; let Inst{7-6} = 0b00; let Inst{5-4} = op5_4{1-0}; let Inst{3-0} = 0b1101; } def MVE_SQRSHR : MVE_ScalarShiftSRegReg<"sqrshr", 0b10>; def MVE_UQRSHL : MVE_ScalarShiftSRegReg<"uqrshl", 0b00>; class MVE_ScalarShiftDoubleReg pattern=[]> : MVE_ScalarShift { bits<4> RdaLo; bits<4> RdaHi; let Inst{19-17} = RdaLo{3-1}; let Inst{11-9} = RdaHi{3-1}; } class MVE_ScalarShiftDRegImm op5_4, bit op16, list pattern=[]> : MVE_ScalarShiftDoubleReg< iname, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, long_shift:$imm), "$RdaLo, $RdaHi, $imm", "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", pattern> { bits<5> imm; let Inst{16} = op16; let Inst{15} = 0b0; let Inst{14-12} = imm{4-2}; let Inst{7-6} = imm{1-0}; let Inst{5-4} = op5_4{1-0}; let Inst{3-0} = 0b1111; } class MVE_ScalarShiftDRegReg pattern=[]> : MVE_ScalarShiftDoubleReg< iname, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, rGPR:$Rm), "$RdaLo, $RdaHi, $Rm", "@earlyclobber $RdaHi,@earlyclobber $RdaLo," "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", pattern> { bits<4> Rm; let Inst{16} = op16; let Inst{15-12} = Rm{3-0}; let Inst{7-6} = 0b00; let Inst{5} = op5; let Inst{4} = 0b0; let Inst{3-0} = 0b1101; // Custom decoder method because of the following overlapping encodings: // ASRL and SQRSHR // LSLL and UQRSHL // SQRSHRL and SQRSHR // UQRSHLL and UQRSHL let DecoderMethod = "DecodeMVEOverlappingLongShift"; } def MVE_ASRLr : MVE_ScalarShiftDRegReg<"asrl", 0b1, 0b0, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, (ARMasrl tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, rGPR:$Rm))]>; def MVE_ASRLi : MVE_ScalarShiftDRegImm<"asrl", 0b10, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, (ARMasrl tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, (i32 imm:$imm)))]>; def MVE_LSLLr : MVE_ScalarShiftDRegReg<"lsll", 0b0, 0b0, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, (ARMlsll tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, rGPR:$Rm))]>; def MVE_LSLLi : MVE_ScalarShiftDRegImm<"lsll", 0b00, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, (ARMlsll tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, (i32 imm:$imm)))]>; def MVE_LSRL : MVE_ScalarShiftDRegImm<"lsrl", 0b01, ?, [(set tGPREven:$RdaLo, tGPROdd:$RdaHi, (ARMlsrl tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, (i32 imm:$imm)))]>; def MVE_SQRSHRL : MVE_ScalarShiftDRegReg<"sqrshrl", 0b1, 0b1>; def MVE_SQSHLL : MVE_ScalarShiftDRegImm<"sqshll", 0b11, 0b1>; def MVE_SRSHRL : MVE_ScalarShiftDRegImm<"srshrl", 0b10, 0b1>; def MVE_UQRSHLL : MVE_ScalarShiftDRegReg<"uqrshll", 0b0, 0b1>; def MVE_UQSHLL : MVE_ScalarShiftDRegImm<"uqshll", 0b00, 0b1>; def MVE_URSHRL : MVE_ScalarShiftDRegImm<"urshrl", 0b01, 0b1>; // start of mve_rDest instructions class MVE_rDest pattern=[]> // Always use vpred_n and not vpred_r: with the output register being // a GPR and not a vector register, there can't be any question of // what to put in its inactive lanes. : MVE_p { let Inst{25-23} = 0b101; let Inst{11-9} = 0b111; let Inst{4} = 0b0; } class MVE_VABAV size, list pattern=[]> : MVE_rDest<(outs rGPR:$Rda), (ins rGPR:$Rda_src, MQPR:$Qn, MQPR:$Qm), NoItinerary, "vabav", suffix, "$Rda, $Qn, $Qm", "$Rda = $Rda_src", pattern> { bits<4> Qm; bits<4> Qn; bits<4> Rda; let Inst{28} = U; let Inst{22} = 0b0; let Inst{21-20} = size{1-0}; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{15-12} = Rda{3-0}; let Inst{8} = 0b1; let Inst{7} = Qn{3}; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b1; } def MVE_VABAVs8 : MVE_VABAV<"s8", 0b0, 0b00>; def MVE_VABAVs16 : MVE_VABAV<"s16", 0b0, 0b01>; def MVE_VABAVs32 : MVE_VABAV<"s32", 0b0, 0b10>; def MVE_VABAVu8 : MVE_VABAV<"u8", 0b1, 0b00>; def MVE_VABAVu16 : MVE_VABAV<"u16", 0b1, 0b01>; def MVE_VABAVu32 : MVE_VABAV<"u32", 0b1, 0b10>; class MVE_VADDV size, list pattern=[]> : MVE_rDest<(outs tGPREven:$Rda), iops, NoItinerary, iname, suffix, "$Rda, $Qm", cstr, pattern> { bits<3> Qm; bits<4> Rda; let Inst{28} = U; let Inst{22-20} = 0b111; let Inst{19-18} = size{1-0}; let Inst{17-16} = 0b01; let Inst{15-13} = Rda{3-1}; let Inst{12} = 0b0; let Inst{8-6} = 0b100; let Inst{5} = A; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } multiclass MVE_VADDV_A size, list pattern=[]> { def acc : MVE_VADDV<"vaddva", suffix, (ins tGPREven:$Rda_src, MQPR:$Qm), "$Rda = $Rda_src", 0b1, U, size, pattern>; def no_acc : MVE_VADDV<"vaddv", suffix, (ins MQPR:$Qm), "", 0b0, U, size, pattern>; } defm MVE_VADDVs8 : MVE_VADDV_A<"s8", 0b0, 0b00>; defm MVE_VADDVs16 : MVE_VADDV_A<"s16", 0b0, 0b01>; defm MVE_VADDVs32 : MVE_VADDV_A<"s32", 0b0, 0b10>; defm MVE_VADDVu8 : MVE_VADDV_A<"u8", 0b1, 0b00>; defm MVE_VADDVu16 : MVE_VADDV_A<"u16", 0b1, 0b01>; defm MVE_VADDVu32 : MVE_VADDV_A<"u32", 0b1, 0b10>; class MVE_VADDLV pattern=[]> : MVE_rDest<(outs tGPREven:$RdaLo, tGPROdd:$RdaHi), iops, NoItinerary, iname, suffix, "$RdaLo, $RdaHi, $Qm", cstr, pattern> { bits<3> Qm; bits<4> RdaLo; bits<4> RdaHi; let Inst{28} = U; let Inst{22-20} = RdaHi{3-1}; let Inst{19-18} = 0b10; let Inst{17-16} = 0b01; let Inst{15-13} = RdaLo{3-1}; let Inst{12} = 0b0; let Inst{8-6} = 0b100; let Inst{5} = A; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } multiclass MVE_VADDLV_A pattern=[]> { def acc : MVE_VADDLV<"vaddlva", suffix, (ins tGPREven:$RdaLo_src, tGPROdd:$RdaHi_src, MQPR:$Qm), "$RdaLo = $RdaLo_src,$RdaHi = $RdaHi_src", 0b1, U, pattern>; def no_acc : MVE_VADDLV<"vaddlv", suffix, (ins MQPR:$Qm), "", 0b0, U, pattern>; } defm MVE_VADDLVs32 : MVE_VADDLV_A<"s32", 0b0>; defm MVE_VADDLVu32 : MVE_VADDLV_A<"u32", 0b1>; class MVE_VMINMAXNMV pattern=[]> : MVE_rDest<(outs rGPR:$RdaDest), (ins rGPR:$RdaSrc, MQPR:$Qm), NoItinerary, iname, suffix, "$RdaSrc, $Qm", "$RdaDest = $RdaSrc", pattern> { bits<3> Qm; bits<4> RdaDest; let Inst{28} = sz; let Inst{22-20} = 0b110; let Inst{19-18} = 0b11; let Inst{17} = bit_17; let Inst{16} = 0b0; let Inst{15-12} = RdaDest{3-0}; let Inst{8} = 0b1; let Inst{7} = bit_7; let Inst{6-5} = 0b00; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; let Predicates = [HasMVEFloat]; } multiclass MVE_VMINMAXNMV_fty pattern=[]> { def f32 : MVE_VMINMAXNMV; def f16 : MVE_VMINMAXNMV; } defm MVE_VMINNMV : MVE_VMINMAXNMV_fty<"vminnmv", 0b1>; defm MVE_VMAXNMV : MVE_VMINMAXNMV_fty<"vmaxnmv", 0b0>; multiclass MVE_VMINMAXNMAV_fty pattern=[]> { def f32 : MVE_VMINMAXNMV; def f16 : MVE_VMINMAXNMV; } defm MVE_VMINNMAV : MVE_VMINMAXNMAV_fty<"vminnmav", 0b1>; defm MVE_VMAXNMAV : MVE_VMINMAXNMAV_fty<"vmaxnmav", 0b0>; class MVE_VMINMAXV size, bit bit_17, bit bit_7, list pattern=[]> : MVE_rDest<(outs rGPR:$RdaDest), (ins rGPR:$RdaSrc, MQPR:$Qm), NoItinerary, iname, suffix, "$RdaSrc, $Qm", "$RdaDest = $RdaSrc", pattern> { bits<3> Qm; bits<4> RdaDest; let Inst{28} = U; let Inst{22-20} = 0b110; let Inst{19-18} = size{1-0}; let Inst{17} = bit_17; let Inst{16} = 0b0; let Inst{15-12} = RdaDest{3-0}; let Inst{8} = 0b1; let Inst{7} = bit_7; let Inst{6-5} = 0b00; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } multiclass MVE_VMINMAXV_ty pattern=[]> { def s8 : MVE_VMINMAXV; def s16 : MVE_VMINMAXV; def s32 : MVE_VMINMAXV; def u8 : MVE_VMINMAXV; def u16 : MVE_VMINMAXV; def u32 : MVE_VMINMAXV; } defm MVE_VMINV : MVE_VMINMAXV_ty<"vminv", 0b1>; defm MVE_VMAXV : MVE_VMINMAXV_ty<"vmaxv", 0b0>; multiclass MVE_VMINMAXAV_ty pattern=[]> { def s8 : MVE_VMINMAXV; def s16 : MVE_VMINMAXV; def s32 : MVE_VMINMAXV; } defm MVE_VMINAV : MVE_VMINMAXAV_ty<"vminav", 0b1>; defm MVE_VMAXAV : MVE_VMINMAXAV_ty<"vmaxav", 0b0>; class MVE_VMLAMLSDAV pattern=[]> : MVE_rDest<(outs tGPREven:$RdaDest), iops, NoItinerary, iname, suffix, "$RdaDest, $Qn, $Qm", cstr, pattern> { bits<4> RdaDest; bits<3> Qm; bits<3> Qn; let Inst{28} = bit_28; let Inst{22-20} = 0b111; let Inst{19-17} = Qn{2-0}; let Inst{16} = sz; let Inst{15-13} = RdaDest{3-1}; let Inst{12} = X; let Inst{8} = bit_8; let Inst{7-6} = 0b00; let Inst{5} = A; let Inst{3-1} = Qm{2-0}; let Inst{0} = bit_0; } multiclass MVE_VMLAMLSDAV_X pattern=[]> { def _noexch : MVE_VMLAMLSDAV; def _exch : MVE_VMLAMLSDAV; } multiclass MVE_VMLAMLSDAV_XA pattern=[]> { defm _noacc : MVE_VMLAMLSDAV_X; defm _acc : MVE_VMLAMLSDAV_X; } multiclass MVE_VMLADAV_multi pattern=[]> { defm "" : MVE_VMLAMLSDAV_XA<"vmladav", suffix, sz, U, bit_8, 0b0, pattern>; } defm MVE_VMLADAVs16 : MVE_VMLADAV_multi<"s16", 0b0, 0b0, 0b0>; defm MVE_VMLADAVs32 : MVE_VMLADAV_multi<"s32", 0b1, 0b0, 0b0>; defm MVE_VMLADAVu16 : MVE_VMLADAV_multi<"u16", 0b0, 0b1, 0b0>; defm MVE_VMLADAVu32 : MVE_VMLADAV_multi<"u32", 0b1, 0b1, 0b0>; defm MVE_VMLADAVs8 : MVE_VMLADAV_multi<"s8", 0b0, 0b0, 0b1>; defm MVE_VMLADAVu8 : MVE_VMLADAV_multi<"u8", 0b0, 0b1, 0b1>; // vmlav aliases vmladav foreach acc = ["_acc", "_noacc"] in { foreach suffix = ["s8", "s16", "s32", "u8", "u16", "u32"] in { def : MVEInstAlias("MVE_VMLADAV"#suffix#acc#"_noexch") tGPREven:$RdaDest, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; } } multiclass MVE_VMLSDAV_multi pattern=[]> { defm "" : MVE_VMLAMLSDAV_XA<"vmlsdav", suffix, sz, bit_28, 0b0, 0b1, pattern>; } defm MVE_VMLSDAVs8 : MVE_VMLSDAV_multi<"s8", 0, 0b1>; defm MVE_VMLSDAVs16 : MVE_VMLSDAV_multi<"s16", 0, 0b0>; defm MVE_VMLSDAVs32 : MVE_VMLSDAV_multi<"s32", 1, 0b0>; // Base class for VMLALDAV and VMLSLDAV, VRMLALDAVH, VRMLSLDAVH class MVE_VMLALDAVBase pattern=[]> : MVE_rDest<(outs tGPREven:$RdaLoDest, tGPROdd:$RdaHiDest), iops, NoItinerary, iname, suffix, "$RdaLoDest, $RdaHiDest, $Qn, $Qm", cstr, pattern> { bits<4> RdaLoDest; bits<4> RdaHiDest; bits<3> Qm; bits<3> Qn; let Inst{28} = bit_28; let Inst{22-20} = RdaHiDest{3-1}; let Inst{19-17} = Qn{2-0}; let Inst{16} = sz; let Inst{15-13} = RdaLoDest{3-1}; let Inst{12} = X; let Inst{8} = bit_8; let Inst{7-6} = 0b00; let Inst{5} = A; let Inst{3-1} = Qm{2-0}; let Inst{0} = bit_0; } multiclass MVE_VMLALDAVBase_X pattern=[]> { def _noexch : MVE_VMLALDAVBase; def _exch : MVE_VMLALDAVBase; } multiclass MVE_VMLALDAVBase_XA pattern=[]> { defm _noacc : MVE_VMLALDAVBase_X< iname, suffix, (ins MQPR:$Qn, MQPR:$Qm), "", sz, bit_28, 0b0, bit_8, bit_0, pattern>; defm _acc : MVE_VMLALDAVBase_X< iname # "a", suffix, (ins tGPREven:$RdaLoSrc, tGPROdd:$RdaHiSrc, MQPR:$Qn, MQPR:$Qm), "$RdaLoDest = $RdaLoSrc,$RdaHiDest = $RdaHiSrc", sz, bit_28, 0b1, bit_8, bit_0, pattern>; } multiclass MVE_VRMLALDAVH_multi pattern=[]> { defm "" : MVE_VMLALDAVBase_XA< "vrmlaldavh", suffix, 0b0, U, 0b1, 0b0, pattern>; } defm MVE_VRMLALDAVHs32 : MVE_VRMLALDAVH_multi<"s32", 0>; defm MVE_VRMLALDAVHu32 : MVE_VRMLALDAVH_multi<"u32", 1>; // vrmlalvh aliases for vrmlaldavh def : MVEInstAlias<"vrmlalvh${vp}.s32\t$RdaLo, $RdaHi, $Qn, $Qm", (MVE_VRMLALDAVHs32_noacc_noexch tGPREven:$RdaLo, tGPROdd:$RdaHi, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; def : MVEInstAlias<"vrmlalvha${vp}.s32\t$RdaLo, $RdaHi, $Qn, $Qm", (MVE_VRMLALDAVHs32_acc_noexch tGPREven:$RdaLo, tGPROdd:$RdaHi, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; def : MVEInstAlias<"vrmlalvh${vp}.u32\t$RdaLo, $RdaHi, $Qn, $Qm", (MVE_VRMLALDAVHu32_noacc_noexch tGPREven:$RdaLo, tGPROdd:$RdaHi, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; def : MVEInstAlias<"vrmlalvha${vp}.u32\t$RdaLo, $RdaHi, $Qn, $Qm", (MVE_VRMLALDAVHu32_acc_noexch tGPREven:$RdaLo, tGPROdd:$RdaHi, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; multiclass MVE_VMLALDAV_multi pattern=[]> { defm "" : MVE_VMLALDAVBase_XA<"vmlaldav", suffix, sz, U, 0b0, 0b0, pattern>; } defm MVE_VMLALDAVs16 : MVE_VMLALDAV_multi<"s16", 0b0, 0b0>; defm MVE_VMLALDAVs32 : MVE_VMLALDAV_multi<"s32", 0b1, 0b0>; defm MVE_VMLALDAVu16 : MVE_VMLALDAV_multi<"u16", 0b0, 0b1>; defm MVE_VMLALDAVu32 : MVE_VMLALDAV_multi<"u32", 0b1, 0b1>; // vmlalv aliases vmlaldav foreach acc = ["_acc", "_noacc"] in { foreach suffix = ["s16", "s32", "u16", "u32"] in { def : MVEInstAlias("MVE_VMLALDAV"#suffix#acc#"_noexch") tGPREven:$RdaLoDest, tGPROdd:$RdaHiDest, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; } } multiclass MVE_VMLSLDAV_multi pattern=[]> { defm "" : MVE_VMLALDAVBase_XA; } defm MVE_VMLSLDAVs16 : MVE_VMLSLDAV_multi<"vmlsldav", "s16", 0b0, 0b0>; defm MVE_VMLSLDAVs32 : MVE_VMLSLDAV_multi<"vmlsldav", "s32", 0b1, 0b0>; defm MVE_VRMLSLDAVHs32 : MVE_VMLSLDAV_multi<"vrmlsldavh", "s32", 0b0, 0b1>; // end of mve_rDest instructions // start of mve_comp instructions class MVE_comp pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), itin, iname, suffix, "$Qd, $Qn, $Qm", vpred_r, cstr, pattern> { bits<4> Qd; bits<4> Qn; bits<4> Qm; let Inst{22} = Qd{3}; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{15-13} = Qd{2-0}; let Inst{12} = 0b0; let Inst{10-9} = 0b11; let Inst{7} = Qn{3}; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } class MVE_VMINMAXNM pattern=[]> : MVE_comp { let Inst{28} = 0b1; let Inst{25-24} = 0b11; let Inst{23} = 0b0; let Inst{21} = bit_21; let Inst{20} = sz; let Inst{11} = 0b1; let Inst{8} = 0b1; let Inst{6} = 0b1; let Inst{4} = 0b1; let Predicates = [HasMVEFloat]; } def MVE_VMAXNMf32 : MVE_VMINMAXNM<"vmaxnm", "f32", 0b0, 0b0>; def MVE_VMAXNMf16 : MVE_VMINMAXNM<"vmaxnm", "f16", 0b1, 0b0>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (fmaxnum (v4f32 MQPR:$val1), (v4f32 MQPR:$val2))), (v4f32 (MVE_VMAXNMf32 (v4f32 MQPR:$val1), (v4f32 MQPR:$val2)))>; def : Pat<(v8f16 (fmaxnum (v8f16 MQPR:$val1), (v8f16 MQPR:$val2))), (v8f16 (MVE_VMAXNMf16 (v8f16 MQPR:$val1), (v8f16 MQPR:$val2)))>; } def MVE_VMINNMf32 : MVE_VMINMAXNM<"vminnm", "f32", 0b0, 0b1>; def MVE_VMINNMf16 : MVE_VMINMAXNM<"vminnm", "f16", 0b1, 0b1>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (fminnum (v4f32 MQPR:$val1), (v4f32 MQPR:$val2))), (v4f32 (MVE_VMINNMf32 (v4f32 MQPR:$val1), (v4f32 MQPR:$val2)))>; def : Pat<(v8f16 (fminnum (v8f16 MQPR:$val1), (v8f16 MQPR:$val2))), (v8f16 (MVE_VMINNMf16 (v8f16 MQPR:$val1), (v8f16 MQPR:$val2)))>; } class MVE_VMINMAX size, bit bit_4, list pattern=[]> : MVE_comp { let Inst{28} = U; let Inst{25-24} = 0b11; let Inst{23} = 0b0; let Inst{21-20} = size{1-0}; let Inst{11} = 0b0; let Inst{8} = 0b0; let Inst{6} = 0b1; let Inst{4} = bit_4; } multiclass MVE_VMINMAX_all_sizes { def s8 : MVE_VMINMAX; def s16 : MVE_VMINMAX; def s32 : MVE_VMINMAX; def u8 : MVE_VMINMAX; def u16 : MVE_VMINMAX; def u32 : MVE_VMINMAX; } defm MVE_VMAX : MVE_VMINMAX_all_sizes<"vmax", 0b0>; defm MVE_VMIN : MVE_VMINMAX_all_sizes<"vmin", 0b1>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (smin (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VMINs8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (smin (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VMINs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (smin (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VMINs32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v16i8 (smax (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VMAXs8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (smax (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VMAXs16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (smax (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VMAXs32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v16i8 (umin (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VMINu8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (umin (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VMINu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (umin (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VMINu32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v16i8 (umax (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VMAXu8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (umax (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VMAXu16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (umax (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VMAXu32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; } // end of mve_comp instructions // start of mve_bit instructions class MVE_bit_arith pattern=[]> : MVE_p { bits<4> Qd; bits<4> Qm; let Inst{22} = Qd{3}; let Inst{15-13} = Qd{2-0}; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; } def MVE_VBIC : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), "vbic", "", "$Qd, $Qn, $Qm", ""> { bits<4> Qn; let Inst{28} = 0b0; let Inst{25-23} = 0b110; let Inst{21-20} = 0b01; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12-8} = 0b00001; let Inst{7} = Qn{3}; let Inst{6} = 0b1; let Inst{4} = 0b1; let Inst{0} = 0b0; } class MVE_VREV size, bits<2> bit_8_7> : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qm), iname, suffix, "$Qd, $Qm", ""> { let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b00; let Inst{12-9} = 0b0000; let Inst{8-7} = bit_8_7; let Inst{6} = 0b1; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VREV64_8 : MVE_VREV<"vrev64", "8", 0b00, 0b00>; def MVE_VREV64_16 : MVE_VREV<"vrev64", "16", 0b01, 0b00>; def MVE_VREV64_32 : MVE_VREV<"vrev64", "32", 0b10, 0b00>; def MVE_VREV32_8 : MVE_VREV<"vrev32", "8", 0b00, 0b01>; def MVE_VREV32_16 : MVE_VREV<"vrev32", "16", 0b01, 0b01>; def MVE_VREV16_8 : MVE_VREV<"vrev16", "8", 0b00, 0b10>; let Predicates = [HasMVEInt] in { def : Pat<(v4i32 (ARMvrev64 (v4i32 MQPR:$src))), (v4i32 (MVE_VREV64_32 (v4i32 MQPR:$src)))>; def : Pat<(v8i16 (ARMvrev64 (v8i16 MQPR:$src))), (v8i16 (MVE_VREV64_16 (v8i16 MQPR:$src)))>; def : Pat<(v16i8 (ARMvrev64 (v16i8 MQPR:$src))), (v16i8 (MVE_VREV64_8 (v16i8 MQPR:$src)))>; def : Pat<(v8i16 (ARMvrev32 (v8i16 MQPR:$src))), (v8i16 (MVE_VREV32_16 (v8i16 MQPR:$src)))>; def : Pat<(v16i8 (ARMvrev32 (v16i8 MQPR:$src))), (v16i8 (MVE_VREV32_8 (v16i8 MQPR:$src)))>; def : Pat<(v16i8 (ARMvrev16 (v16i8 MQPR:$src))), (v16i8 (MVE_VREV16_8 (v16i8 MQPR:$src)))>; def : Pat<(v4f32 (ARMvrev64 (v4f32 MQPR:$src))), (v4f32 (MVE_VREV64_32 (v4f32 MQPR:$src)))>; def : Pat<(v8f16 (ARMvrev64 (v8f16 MQPR:$src))), (v8f16 (MVE_VREV64_16 (v8f16 MQPR:$src)))>; def : Pat<(v8f16 (ARMvrev32 (v8f16 MQPR:$src))), (v8f16 (MVE_VREV32_16 (v8f16 MQPR:$src)))>; } def MVE_VMVN : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qm), "vmvn", "", "$Qd, $Qm", ""> { let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{21-16} = 0b110000; let Inst{12-6} = 0b0010111; let Inst{4} = 0b0; let Inst{0} = 0b0; } let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (vnotq (v16i8 MQPR:$val1))), (v16i8 (MVE_VMVN (v16i8 MQPR:$val1)))>; def : Pat<(v8i16 (vnotq (v8i16 MQPR:$val1))), (v8i16 (MVE_VMVN (v8i16 MQPR:$val1)))>; def : Pat<(v4i32 (vnotq (v4i32 MQPR:$val1))), (v4i32 (MVE_VMVN (v4i32 MQPR:$val1)))>; def : Pat<(v2i64 (vnotq (v2i64 MQPR:$val1))), (v2i64 (MVE_VMVN (v2i64 MQPR:$val1)))>; } class MVE_bit_ops bit_21_20, bit bit_28> : MVE_bit_arith<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), iname, "", "$Qd, $Qn, $Qm", ""> { bits<4> Qn; let Inst{28} = bit_28; let Inst{25-23} = 0b110; let Inst{21-20} = bit_21_20; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12-8} = 0b00001; let Inst{7} = Qn{3}; let Inst{6} = 0b1; let Inst{4} = 0b1; let Inst{0} = 0b0; } def MVE_VEOR : MVE_bit_ops<"veor", 0b00, 0b1>; def MVE_VORN : MVE_bit_ops<"vorn", 0b11, 0b0>; def MVE_VORR : MVE_bit_ops<"vorr", 0b10, 0b0>; def MVE_VAND : MVE_bit_ops<"vand", 0b00, 0b0>; // add ignored suffixes as aliases foreach s=["s8", "s16", "s32", "u8", "u16", "u32", "i8", "i16", "i32", "f16", "f32"] in { def : MVEInstAlias<"vbic${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", (MVE_VBIC MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; def : MVEInstAlias<"veor${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", (MVE_VEOR MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; def : MVEInstAlias<"vorn${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", (MVE_VORN MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; def : MVEInstAlias<"vorr${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", (MVE_VORR MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; def : MVEInstAlias<"vand${vp}." # s # "\t$QdSrc, $QnSrc, $QmSrc", (MVE_VAND MQPR:$QdSrc, MQPR:$QnSrc, MQPR:$QmSrc, vpred_r:$vp)>; } let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (and (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VAND (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (and (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VAND (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (and (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VAND (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v2i64 (and (v2i64 MQPR:$val1), (v2i64 MQPR:$val2))), (v2i64 (MVE_VAND (v2i64 MQPR:$val1), (v2i64 MQPR:$val2)))>; def : Pat<(v16i8 (or (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VORR (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (or (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VORR (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (or (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VORR (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v2i64 (or (v2i64 MQPR:$val1), (v2i64 MQPR:$val2))), (v2i64 (MVE_VORR (v2i64 MQPR:$val1), (v2i64 MQPR:$val2)))>; def : Pat<(v16i8 (xor (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VEOR (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (xor (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VEOR (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (xor (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VEOR (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v2i64 (xor (v2i64 MQPR:$val1), (v2i64 MQPR:$val2))), (v2i64 (MVE_VEOR (v2i64 MQPR:$val1), (v2i64 MQPR:$val2)))>; def : Pat<(v16i8 (and (v16i8 MQPR:$val1), (vnotq MQPR:$val2))), (v16i8 (MVE_VBIC (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (and (v8i16 MQPR:$val1), (vnotq MQPR:$val2))), (v8i16 (MVE_VBIC (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (and (v4i32 MQPR:$val1), (vnotq MQPR:$val2))), (v4i32 (MVE_VBIC (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v2i64 (and (v2i64 MQPR:$val1), (vnotq MQPR:$val2))), (v2i64 (MVE_VBIC (v2i64 MQPR:$val1), (v2i64 MQPR:$val2)))>; def : Pat<(v16i8 (or (v16i8 MQPR:$val1), (vnotq MQPR:$val2))), (v16i8 (MVE_VORN (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (or (v8i16 MQPR:$val1), (vnotq MQPR:$val2))), (v8i16 (MVE_VORN (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (or (v4i32 MQPR:$val1), (vnotq MQPR:$val2))), (v4i32 (MVE_VORN (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; def : Pat<(v2i64 (or (v2i64 MQPR:$val1), (vnotq MQPR:$val2))), (v2i64 (MVE_VORN (v2i64 MQPR:$val1), (v2i64 MQPR:$val2)))>; } class MVE_bit_cmode cmode, dag inOps> : MVE_p<(outs MQPR:$Qd), inOps, NoItinerary, iname, suffix, "$Qd, $imm", vpred_n, "$Qd = $Qd_src"> { bits<8> imm; bits<4> Qd; let Inst{28} = imm{7}; let Inst{27-23} = 0b11111; let Inst{22} = Qd{3}; let Inst{21-19} = 0b000; let Inst{18-16} = imm{6-4}; let Inst{15-13} = Qd{2-0}; let Inst{12} = 0b0; let Inst{11-8} = cmode; let Inst{7-6} = 0b01; let Inst{4} = 0b1; let Inst{3-0} = imm{3-0}; } class MVE_VORR cmode, ExpandImm imm_type> : MVE_bit_cmode<"vorr", suffix, cmode, (ins MQPR:$Qd_src, imm_type:$imm)> { let Inst{5} = 0b0; } def MVE_VORRIZ0v4i32 : MVE_VORR<"i32", 0b0001, expzero00>; def MVE_VORRIZ0v8i16 : MVE_VORR<"i16", 0b1001, expzero00>; def MVE_VORRIZ8v4i32 : MVE_VORR<"i32", 0b0011, expzero08>; def MVE_VORRIZ8v8i16 : MVE_VORR<"i16", 0b1011, expzero08>; def MVE_VORRIZ16v4i32 : MVE_VORR<"i32", 0b0101, expzero16>; def MVE_VORRIZ24v4i32 : MVE_VORR<"i32", 0b0111, expzero24>; def MVE_VORNIZ0v4i32 : MVEAsmPseudo<"vorn${vp}.i32\t$Qd, $imm", (ins MQPR:$Qd_src, expzero00inv32:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VORNIZ0v8i16 : MVEAsmPseudo<"vorn${vp}.i16\t$Qd, $imm", (ins MQPR:$Qd_src, expzero00inv16:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VORNIZ8v4i32 : MVEAsmPseudo<"vorn${vp}.i32\t$Qd, $imm", (ins MQPR:$Qd_src, expzero08inv32:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VORNIZ8v8i16 : MVEAsmPseudo<"vorn${vp}.i16\t$Qd, $imm", (ins MQPR:$Qd_src, expzero08inv16:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VORNIZ16v4i32 : MVEAsmPseudo<"vorn${vp}.i32\t$Qd, $imm", (ins MQPR:$Qd_src, expzero16inv32:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VORNIZ24v4i32 : MVEAsmPseudo<"vorn${vp}.i32\t$Qd, $imm", (ins MQPR:$Qd_src, expzero24inv32:$imm, vpred_n:$vp), (outs MQPR:$Qd)>; def MVE_VMOV : MVEInstAlias<"vmov${vp}\t$Qd, $Qm", (MVE_VORR MQPR:$Qd, MQPR:$Qm, MQPR:$Qm, vpred_r:$vp)>; class MVE_VBIC cmode, ExpandImm imm_type> : MVE_bit_cmode<"vbic", suffix, cmode, (ins MQPR:$Qd_src, imm_type:$imm)> { let Inst{5} = 0b1; } def MVE_VBICIZ0v4i32 : MVE_VBIC<"i32", 0b0001, expzero00>; def MVE_VBICIZ0v8i16 : MVE_VBIC<"i16", 0b1001, expzero00>; def MVE_VBICIZ8v4i32 : MVE_VBIC<"i32", 0b0011, expzero08>; def MVE_VBICIZ8v8i16 : MVE_VBIC<"i16", 0b1011, expzero08>; def MVE_VBICIZ16v4i32 : MVE_VBIC<"i32", 0b0101, expzero16>; def MVE_VBICIZ24v4i32 : MVE_VBIC<"i32", 0b0111, expzero24>; def MVE_VANDIZ0v4i32 : MVEAsmPseudo<"vand${vp}.i32\t$Qda, $imm", (ins MQPR:$Qda_src, expzero00inv32:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; def MVE_VANDIZ0v8i16 : MVEAsmPseudo<"vand${vp}.i16\t$Qda, $imm", (ins MQPR:$Qda_src, expzero00inv16:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; def MVE_VANDIZ8v4i32 : MVEAsmPseudo<"vand${vp}.i32\t$Qda, $imm", (ins MQPR:$Qda_src, expzero08inv32:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; def MVE_VANDIZ8v8i16 : MVEAsmPseudo<"vand${vp}.i16\t$Qda, $imm", (ins MQPR:$Qda_src, expzero08inv16:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; def MVE_VANDIZ16v4i32 : MVEAsmPseudo<"vand${vp}.i32\t$Qda, $imm", (ins MQPR:$Qda_src, expzero16inv32:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; def MVE_VANDIZ24v4i32 : MVEAsmPseudo<"vand${vp}.i32\t$Qda, $imm", (ins MQPR:$Qda_src, expzero24inv32:$imm, vpred_n:$vp), (outs MQPR:$Qda)>; class MVE_VMOV_lane_direction { bit bit_20; dag oops; dag iops; string ops; string cstr; } def MVE_VMOV_from_lane : MVE_VMOV_lane_direction { let bit_20 = 0b1; let oops = (outs rGPR:$Rt); let iops = (ins MQPR:$Qd); let ops = "$Rt, $Qd$Idx"; let cstr = ""; } def MVE_VMOV_to_lane : MVE_VMOV_lane_direction { let bit_20 = 0b0; let oops = (outs MQPR:$Qd); let iops = (ins MQPR:$Qd_src, rGPR:$Rt); let ops = "$Qd$Idx, $Rt"; let cstr = "$Qd = $Qd_src"; } class MVE_VMOV_lane : MVE_VMOV_lane_base { bits<4> Qd; bits<4> Rt; let Inst{31-24} = 0b11101110; let Inst{23} = U; let Inst{20} = dir.bit_20; let Inst{19-17} = Qd{2-0}; let Inst{15-12} = Rt{3-0}; let Inst{11-8} = 0b1011; let Inst{7} = Qd{3}; let Inst{4-0} = 0b10000; } class MVE_VMOV_lane_32 : MVE_VMOV_lane<"32", 0b0, (ins MVEVectorIndex<4>:$Idx), dir> { bits<2> Idx; let Inst{22} = 0b0; let Inst{6-5} = 0b00; let Inst{16} = Idx{1}; let Inst{21} = Idx{0}; let Predicates = [HasFPRegsV8_1M]; } class MVE_VMOV_lane_16 : MVE_VMOV_lane:$Idx), dir> { bits<3> Idx; let Inst{22} = 0b0; let Inst{5} = 0b1; let Inst{16} = Idx{2}; let Inst{21} = Idx{1}; let Inst{6} = Idx{0}; } class MVE_VMOV_lane_8 : MVE_VMOV_lane:$Idx), dir> { bits<4> Idx; let Inst{22} = 0b1; let Inst{16} = Idx{3}; let Inst{21} = Idx{2}; let Inst{6} = Idx{1}; let Inst{5} = Idx{0}; } def MVE_VMOV_from_lane_32 : MVE_VMOV_lane_32< MVE_VMOV_from_lane>; def MVE_VMOV_to_lane_32 : MVE_VMOV_lane_32< MVE_VMOV_to_lane>; def MVE_VMOV_from_lane_s16 : MVE_VMOV_lane_16<"s16", 0b0, MVE_VMOV_from_lane>; def MVE_VMOV_from_lane_u16 : MVE_VMOV_lane_16<"u16", 0b1, MVE_VMOV_from_lane>; def MVE_VMOV_to_lane_16 : MVE_VMOV_lane_16< "16", 0b0, MVE_VMOV_to_lane>; def MVE_VMOV_from_lane_s8 : MVE_VMOV_lane_8 < "s8", 0b0, MVE_VMOV_from_lane>; def MVE_VMOV_from_lane_u8 : MVE_VMOV_lane_8 < "u8", 0b1, MVE_VMOV_from_lane>; def MVE_VMOV_to_lane_8 : MVE_VMOV_lane_8 < "8", 0b0, MVE_VMOV_to_lane>; let Predicates = [HasMVEInt] in { def : Pat<(extractelt (v2f64 MQPR:$src), imm:$lane), (f64 (EXTRACT_SUBREG MQPR:$src, (DSubReg_f64_reg imm:$lane)))>; def : Pat<(insertelt (v2f64 MQPR:$src1), DPR:$src2, imm:$lane), (INSERT_SUBREG (v2f64 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), DPR:$src2, (DSubReg_f64_reg imm:$lane))>; def : Pat<(extractelt (v4i32 MQPR:$src), imm:$lane), (COPY_TO_REGCLASS (i32 (EXTRACT_SUBREG MQPR:$src, (SSubReg_f32_reg imm:$lane))), rGPR)>; def : Pat<(insertelt (v4i32 MQPR:$src1), rGPR:$src2, imm:$lane), (MVE_VMOV_to_lane_32 MQPR:$src1, rGPR:$src2, imm:$lane)>; def : Pat<(vector_insert (v16i8 MQPR:$src1), rGPR:$src2, imm:$lane), (MVE_VMOV_to_lane_8 MQPR:$src1, rGPR:$src2, imm:$lane)>; def : Pat<(vector_insert (v8i16 MQPR:$src1), rGPR:$src2, imm:$lane), (MVE_VMOV_to_lane_16 MQPR:$src1, rGPR:$src2, imm:$lane)>; def : Pat<(ARMvgetlanes (v16i8 MQPR:$src), imm:$lane), (MVE_VMOV_from_lane_s8 MQPR:$src, imm:$lane)>; def : Pat<(ARMvgetlanes (v8i16 MQPR:$src), imm:$lane), (MVE_VMOV_from_lane_s16 MQPR:$src, imm:$lane)>; def : Pat<(ARMvgetlaneu (v16i8 MQPR:$src), imm:$lane), (MVE_VMOV_from_lane_u8 MQPR:$src, imm:$lane)>; def : Pat<(ARMvgetlaneu (v8i16 MQPR:$src), imm:$lane), (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane)>; def : Pat<(v16i8 (scalar_to_vector GPR:$src)), (MVE_VMOV_to_lane_8 (v16i8 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; def : Pat<(v8i16 (scalar_to_vector GPR:$src)), (MVE_VMOV_to_lane_16 (v8i16 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; def : Pat<(v4i32 (scalar_to_vector GPR:$src)), (MVE_VMOV_to_lane_32 (v4i32 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; // Floating point patterns, still enabled under HasMVEInt def : Pat<(extractelt (v4f32 MQPR:$src), imm:$lane), (COPY_TO_REGCLASS (f32 (EXTRACT_SUBREG MQPR:$src, (SSubReg_f32_reg imm:$lane))), SPR)>; def : Pat<(insertelt (v4f32 MQPR:$src1), (f32 SPR:$src2), imm:$lane), (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS MQPR:$src1, MQPR)), SPR:$src2, (SSubReg_f32_reg imm:$lane))>; def : Pat<(insertelt (v8f16 MQPR:$src1), HPR:$src2, imm:$lane), (MVE_VMOV_to_lane_16 MQPR:$src1, (COPY_TO_REGCLASS HPR:$src2, rGPR), imm:$lane)>; def : Pat<(extractelt (v8f16 MQPR:$src), imm:$lane), (COPY_TO_REGCLASS (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane), HPR)>; def : Pat<(v4f32 (scalar_to_vector SPR:$src)), (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>; def : Pat<(v4f32 (scalar_to_vector GPR:$src)), (MVE_VMOV_to_lane_32 (v4f32 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; def : Pat<(v8f16 (scalar_to_vector HPR:$src)), (INSERT_SUBREG (v8f16 (IMPLICIT_DEF)), HPR:$src, ssub_0)>; def : Pat<(v8f16 (scalar_to_vector GPR:$src)), (MVE_VMOV_to_lane_16 (v8f16 (IMPLICIT_DEF)), rGPR:$src, (i32 0))>; } // end of mve_bit instructions // start of MVE Integer instructions class MVE_int size, list pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), NoItinerary, iname, suffix, "$Qd, $Qn, $Qm", vpred_r, "", pattern> { bits<4> Qd; bits<4> Qn; bits<4> Qm; let Inst{22} = Qd{3}; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{7} = Qn{3}; let Inst{6} = 0b1; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; } class MVE_VMULt1 size, list pattern=[]> : MVE_int<"vmul", suffix, size, pattern> { let Inst{28} = 0b0; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-8} = 0b01001; let Inst{4} = 0b1; let Inst{0} = 0b0; } def MVE_VMULt1i8 : MVE_VMULt1<"i8", 0b00>; def MVE_VMULt1i16 : MVE_VMULt1<"i16", 0b01>; def MVE_VMULt1i32 : MVE_VMULt1<"i32", 0b10>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (mul (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VMULt1i8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (mul (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VMULt1i16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (mul (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VMULt1i32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; } class MVE_VQxDMULH size, bit rounding, list pattern=[]> : MVE_int { let Inst{28} = rounding; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-8} = 0b01011; let Inst{4} = 0b0; let Inst{0} = 0b0; } class MVE_VQDMULH size, list pattern=[]> : MVE_VQxDMULH<"vqdmulh", suffix, size, 0b0, pattern>; class MVE_VQRDMULH size, list pattern=[]> : MVE_VQxDMULH<"vqrdmulh", suffix, size, 0b1, pattern>; def MVE_VQDMULHi8 : MVE_VQDMULH<"s8", 0b00>; def MVE_VQDMULHi16 : MVE_VQDMULH<"s16", 0b01>; def MVE_VQDMULHi32 : MVE_VQDMULH<"s32", 0b10>; def MVE_VQRDMULHi8 : MVE_VQRDMULH<"s8", 0b00>; def MVE_VQRDMULHi16 : MVE_VQRDMULH<"s16", 0b01>; def MVE_VQRDMULHi32 : MVE_VQRDMULH<"s32", 0b10>; class MVE_VADDSUB size, bit subtract, list pattern=[]> : MVE_int { let Inst{28} = subtract; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-8} = 0b01000; let Inst{4} = 0b0; let Inst{0} = 0b0; } class MVE_VADD size, list pattern=[]> : MVE_VADDSUB<"vadd", suffix, size, 0b0, pattern>; class MVE_VSUB size, list pattern=[]> : MVE_VADDSUB<"vsub", suffix, size, 0b1, pattern>; def MVE_VADDi8 : MVE_VADD<"i8", 0b00>; def MVE_VADDi16 : MVE_VADD<"i16", 0b01>; def MVE_VADDi32 : MVE_VADD<"i32", 0b10>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (add (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VADDi8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (add (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VADDi16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (add (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VADDi32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; } def MVE_VSUBi8 : MVE_VSUB<"i8", 0b00>; def MVE_VSUBi16 : MVE_VSUB<"i16", 0b01>; def MVE_VSUBi32 : MVE_VSUB<"i32", 0b10>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (sub (v16i8 MQPR:$val1), (v16i8 MQPR:$val2))), (v16i8 (MVE_VSUBi8 (v16i8 MQPR:$val1), (v16i8 MQPR:$val2)))>; def : Pat<(v8i16 (sub (v8i16 MQPR:$val1), (v8i16 MQPR:$val2))), (v8i16 (MVE_VSUBi16 (v8i16 MQPR:$val1), (v8i16 MQPR:$val2)))>; def : Pat<(v4i32 (sub (v4i32 MQPR:$val1), (v4i32 MQPR:$val2))), (v4i32 (MVE_VSUBi32 (v4i32 MQPR:$val1), (v4i32 MQPR:$val2)))>; } class MVE_VQADDSUB size, list pattern=[]> : MVE_int { let Inst{28} = U; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-10} = 0b000; let Inst{9} = subtract; let Inst{8} = 0b0; let Inst{4} = 0b1; let Inst{0} = 0b0; } class MVE_VQADD size, list pattern=[]> : MVE_VQADDSUB<"vqadd", suffix, U, 0b0, size, pattern>; class MVE_VQSUB size, list pattern=[]> : MVE_VQADDSUB<"vqsub", suffix, U, 0b1, size, pattern>; def MVE_VQADDs8 : MVE_VQADD<"s8", 0b0, 0b00>; def MVE_VQADDs16 : MVE_VQADD<"s16", 0b0, 0b01>; def MVE_VQADDs32 : MVE_VQADD<"s32", 0b0, 0b10>; def MVE_VQADDu8 : MVE_VQADD<"u8", 0b1, 0b00>; def MVE_VQADDu16 : MVE_VQADD<"u16", 0b1, 0b01>; def MVE_VQADDu32 : MVE_VQADD<"u32", 0b1, 0b10>; def MVE_VQSUBs8 : MVE_VQSUB<"s8", 0b0, 0b00>; def MVE_VQSUBs16 : MVE_VQSUB<"s16", 0b0, 0b01>; def MVE_VQSUBs32 : MVE_VQSUB<"s32", 0b0, 0b10>; def MVE_VQSUBu8 : MVE_VQSUB<"u8", 0b1, 0b00>; def MVE_VQSUBu16 : MVE_VQSUB<"u16", 0b1, 0b01>; def MVE_VQSUBu32 : MVE_VQSUB<"u32", 0b1, 0b10>; class MVE_VABD_int size, list pattern=[]> : MVE_int<"vabd", suffix, size, pattern> { let Inst{28} = U; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-8} = 0b00111; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VABDs8 : MVE_VABD_int<"s8", 0b0, 0b00>; def MVE_VABDs16 : MVE_VABD_int<"s16", 0b0, 0b01>; def MVE_VABDs32 : MVE_VABD_int<"s32", 0b0, 0b10>; def MVE_VABDu8 : MVE_VABD_int<"u8", 0b1, 0b00>; def MVE_VABDu16 : MVE_VABD_int<"u16", 0b1, 0b01>; def MVE_VABDu32 : MVE_VABD_int<"u32", 0b1, 0b10>; class MVE_VRHADD size, list pattern=[]> : MVE_int<"vrhadd", suffix, size, pattern> { let Inst{28} = U; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-8} = 0b00001; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VRHADDs8 : MVE_VRHADD<"s8", 0b0, 0b00>; def MVE_VRHADDs16 : MVE_VRHADD<"s16", 0b0, 0b01>; def MVE_VRHADDs32 : MVE_VRHADD<"s32", 0b0, 0b10>; def MVE_VRHADDu8 : MVE_VRHADD<"u8", 0b1, 0b00>; def MVE_VRHADDu16 : MVE_VRHADD<"u16", 0b1, 0b01>; def MVE_VRHADDu32 : MVE_VRHADD<"u32", 0b1, 0b10>; class MVE_VHADDSUB size, list pattern=[]> : MVE_int { let Inst{28} = U; let Inst{25-23} = 0b110; let Inst{16} = 0b0; let Inst{12-10} = 0b000; let Inst{9} = subtract; let Inst{8} = 0b0; let Inst{4} = 0b0; let Inst{0} = 0b0; } class MVE_VHADD size, list pattern=[]> : MVE_VHADDSUB<"vhadd", suffix, U, 0b0, size, pattern>; class MVE_VHSUB size, list pattern=[]> : MVE_VHADDSUB<"vhsub", suffix, U, 0b1, size, pattern>; def MVE_VHADDs8 : MVE_VHADD<"s8", 0b0, 0b00>; def MVE_VHADDs16 : MVE_VHADD<"s16", 0b0, 0b01>; def MVE_VHADDs32 : MVE_VHADD<"s32", 0b0, 0b10>; def MVE_VHADDu8 : MVE_VHADD<"u8", 0b1, 0b00>; def MVE_VHADDu16 : MVE_VHADD<"u16", 0b1, 0b01>; def MVE_VHADDu32 : MVE_VHADD<"u32", 0b1, 0b10>; def MVE_VHSUBs8 : MVE_VHSUB<"s8", 0b0, 0b00>; def MVE_VHSUBs16 : MVE_VHSUB<"s16", 0b0, 0b01>; def MVE_VHSUBs32 : MVE_VHSUB<"s32", 0b0, 0b10>; def MVE_VHSUBu8 : MVE_VHSUB<"u8", 0b1, 0b00>; def MVE_VHSUBu16 : MVE_VHSUB<"u16", 0b1, 0b01>; def MVE_VHSUBu32 : MVE_VHSUB<"u32", 0b1, 0b10>; class MVE_VDUP pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins rGPR:$Rt), NoItinerary, "vdup", suffix, "$Qd, $Rt", vpred_r, "", pattern> { bits<4> Qd; bits<4> Rt; let Inst{28} = 0b0; let Inst{25-23} = 0b101; let Inst{22} = B; let Inst{21-20} = 0b10; let Inst{19-17} = Qd{2-0}; let Inst{16} = 0b0; let Inst{15-12} = Rt; let Inst{11-8} = 0b1011; let Inst{7} = Qd{3}; let Inst{6} = 0b0; let Inst{5} = E; let Inst{4-0} = 0b10000; } def MVE_VDUP32 : MVE_VDUP<"32", 0b0, 0b0>; def MVE_VDUP16 : MVE_VDUP<"16", 0b0, 0b1>; def MVE_VDUP8 : MVE_VDUP<"8", 0b1, 0b0>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (ARMvdup (i32 rGPR:$elem))), (MVE_VDUP8 rGPR:$elem)>; def : Pat<(v8i16 (ARMvdup (i32 rGPR:$elem))), (MVE_VDUP16 rGPR:$elem)>; def : Pat<(v4i32 (ARMvdup (i32 rGPR:$elem))), (MVE_VDUP32 rGPR:$elem)>; def : Pat<(v4i32 (ARMvduplane (v4i32 MQPR:$src), imm:$lane)), (MVE_VDUP32 (MVE_VMOV_from_lane_32 MQPR:$src, imm:$lane))>; // For the 16-bit and 8-bit vduplanes we don't care about the signedness // of the lane move operation as we only want the lowest 8/16 bits anyway. def : Pat<(v8i16 (ARMvduplane (v8i16 MQPR:$src), imm:$lane)), (MVE_VDUP16 (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane))>; def : Pat<(v16i8 (ARMvduplane (v16i8 MQPR:$src), imm:$lane)), (MVE_VDUP8 (MVE_VMOV_from_lane_u8 MQPR:$src, imm:$lane))>; def : Pat<(v4f32 (ARMvdup (f32 SPR:$elem))), (v4f32 (MVE_VDUP32 (i32 (COPY_TO_REGCLASS (f32 SPR:$elem), rGPR))))>; def : Pat<(v8f16 (ARMvdup (f16 HPR:$elem))), (v8f16 (MVE_VDUP16 (i32 (COPY_TO_REGCLASS (f16 HPR:$elem), rGPR))))>; def : Pat<(v4f32 (ARMvduplane (v4f32 MQPR:$src), imm:$lane)), (MVE_VDUP32 (MVE_VMOV_from_lane_32 MQPR:$src, imm:$lane))>; def : Pat<(v8f16 (ARMvduplane (v8f16 MQPR:$src), imm:$lane)), (MVE_VDUP16 (MVE_VMOV_from_lane_u16 MQPR:$src, imm:$lane))>; } class MVEIntSingleSrc size, list pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qm), NoItinerary, iname, suffix, "$Qd, $Qm", vpred_r, "", pattern> { bits<4> Qd; bits<4> Qm; let Inst{22} = Qd{3}; let Inst{19-18} = size{1-0}; let Inst{15-13} = Qd{2-0}; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; } class MVE_VCLSCLZ size, bit count_zeroes, list pattern=[]> : MVEIntSingleSrc { let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{21-20} = 0b11; let Inst{17-16} = 0b00; let Inst{12-8} = 0b00100; let Inst{7} = count_zeroes; let Inst{6} = 0b1; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VCLSs8 : MVE_VCLSCLZ<"vcls", "s8", 0b00, 0b0>; def MVE_VCLSs16 : MVE_VCLSCLZ<"vcls", "s16", 0b01, 0b0>; def MVE_VCLSs32 : MVE_VCLSCLZ<"vcls", "s32", 0b10, 0b0>; def MVE_VCLZs8 : MVE_VCLSCLZ<"vclz", "i8", 0b00, 0b1>; def MVE_VCLZs16 : MVE_VCLSCLZ<"vclz", "i16", 0b01, 0b1>; def MVE_VCLZs32 : MVE_VCLSCLZ<"vclz", "i32", 0b10, 0b1>; class MVE_VABSNEG_int size, bit negate, list pattern=[]> : MVEIntSingleSrc { let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{21-20} = 0b11; let Inst{17-16} = 0b01; let Inst{12-8} = 0b00011; let Inst{7} = negate; let Inst{6} = 0b1; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VABSs8 : MVE_VABSNEG_int<"vabs", "s8", 0b00, 0b0>; def MVE_VABSs16 : MVE_VABSNEG_int<"vabs", "s16", 0b01, 0b0>; def MVE_VABSs32 : MVE_VABSNEG_int<"vabs", "s32", 0b10, 0b0>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (abs (v16i8 MQPR:$v))), (v16i8 (MVE_VABSs8 $v))>; def : Pat<(v8i16 (abs (v8i16 MQPR:$v))), (v8i16 (MVE_VABSs16 $v))>; def : Pat<(v4i32 (abs (v4i32 MQPR:$v))), (v4i32 (MVE_VABSs32 $v))>; } def MVE_VNEGs8 : MVE_VABSNEG_int<"vneg", "s8", 0b00, 0b1>; def MVE_VNEGs16 : MVE_VABSNEG_int<"vneg", "s16", 0b01, 0b1>; def MVE_VNEGs32 : MVE_VABSNEG_int<"vneg", "s32", 0b10, 0b1>; let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (vnegq (v16i8 MQPR:$v))), (v16i8 (MVE_VNEGs8 $v))>; def : Pat<(v8i16 (vnegq (v8i16 MQPR:$v))), (v8i16 (MVE_VNEGs16 $v))>; def : Pat<(v4i32 (vnegq (v4i32 MQPR:$v))), (v4i32 (MVE_VNEGs32 $v))>; } class MVE_VQABSNEG size, bit negate, list pattern=[]> : MVEIntSingleSrc { let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{21-20} = 0b11; let Inst{17-16} = 0b00; let Inst{12-8} = 0b00111; let Inst{7} = negate; let Inst{6} = 0b1; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VQABSs8 : MVE_VQABSNEG<"vqabs", "s8", 0b00, 0b0>; def MVE_VQABSs16 : MVE_VQABSNEG<"vqabs", "s16", 0b01, 0b0>; def MVE_VQABSs32 : MVE_VQABSNEG<"vqabs", "s32", 0b10, 0b0>; def MVE_VQNEGs8 : MVE_VQABSNEG<"vqneg", "s8", 0b00, 0b1>; def MVE_VQNEGs16 : MVE_VQABSNEG<"vqneg", "s16", 0b01, 0b1>; def MVE_VQNEGs32 : MVE_VQABSNEG<"vqneg", "s32", 0b10, 0b1>; class MVE_mod_imm cmode, bit op, dag iops, list pattern=[]> : MVE_p<(outs MQPR:$Qd), iops, NoItinerary, iname, suffix, "$Qd, $imm", vpred_r, "", pattern> { bits<13> imm; bits<4> Qd; let Inst{28} = imm{7}; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21-19} = 0b000; let Inst{18-16} = imm{6-4}; let Inst{15-13} = Qd{2-0}; let Inst{12} = 0b0; let Inst{11-8} = cmode{3-0}; let Inst{7-6} = 0b01; let Inst{5} = op; let Inst{4} = 0b1; let Inst{3-0} = imm{3-0}; let DecoderMethod = "DecodeMVEModImmInstruction"; } let isReMaterializable = 1 in { let isAsCheapAsAMove = 1 in { def MVE_VMOVimmi8 : MVE_mod_imm<"vmov", "i8", {1,1,1,0}, 0b0, (ins nImmSplatI8:$imm)>; def MVE_VMOVimmi16 : MVE_mod_imm<"vmov", "i16", {1,0,?,0}, 0b0, (ins nImmSplatI16:$imm)> { let Inst{9} = imm{9}; } def MVE_VMOVimmi32 : MVE_mod_imm<"vmov", "i32", {?,?,?,?}, 0b0, (ins nImmVMOVI32:$imm)> { let Inst{11-8} = imm{11-8}; } def MVE_VMOVimmi64 : MVE_mod_imm<"vmov", "i64", {1,1,1,0}, 0b1, (ins nImmSplatI64:$imm)>; def MVE_VMOVimmf32 : MVE_mod_imm<"vmov", "f32", {1,1,1,1}, 0b0, (ins nImmVMOVF32:$imm)>; } // let isAsCheapAsAMove = 1 def MVE_VMVNimmi16 : MVE_mod_imm<"vmvn", "i16", {1,0,?,0}, 0b1, (ins nImmSplatI16:$imm)> { let Inst{9} = imm{9}; } def MVE_VMVNimmi32 : MVE_mod_imm<"vmvn", "i32", {?,?,?,?}, 0b1, (ins nImmVMOVI32:$imm)> { let Inst{11-8} = imm{11-8}; } } // let isReMaterializable = 1 let Predicates = [HasMVEInt] in { def : Pat<(v16i8 (ARMvmovImm timm:$simm)), (v16i8 (MVE_VMOVimmi8 nImmSplatI8:$simm))>; def : Pat<(v8i16 (ARMvmovImm timm:$simm)), (v8i16 (MVE_VMOVimmi16 nImmSplatI16:$simm))>; def : Pat<(v4i32 (ARMvmovImm timm:$simm)), (v4i32 (MVE_VMOVimmi32 nImmVMOVI32:$simm))>; def : Pat<(v8i16 (ARMvmvnImm timm:$simm)), (v8i16 (MVE_VMVNimmi16 nImmSplatI16:$simm))>; def : Pat<(v4i32 (ARMvmvnImm timm:$simm)), (v4i32 (MVE_VMVNimmi32 nImmVMOVI32:$simm))>; def : Pat<(v4f32 (ARMvmovFPImm timm:$simm)), (v4f32 (MVE_VMOVimmf32 nImmVMOVF32:$simm))>; } class MVE_VMINMAXA size, bit bit_12, list pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qm), NoItinerary, iname, suffix, "$Qd, $Qm", vpred_n, "$Qd = $Qd_src", pattern> { bits<4> Qd; bits<4> Qm; let Inst{28} = 0b0; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b11; let Inst{15-13} = Qd{2-0}; let Inst{12} = bit_12; let Inst{11-6} = 0b111010; let Inst{5} = Qm{3}; let Inst{4} = 0b0; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b1; } def MVE_VMAXAs8 : MVE_VMINMAXA<"vmaxa", "s8", 0b00, 0b0>; def MVE_VMAXAs16 : MVE_VMINMAXA<"vmaxa", "s16", 0b01, 0b0>; def MVE_VMAXAs32 : MVE_VMINMAXA<"vmaxa", "s32", 0b10, 0b0>; def MVE_VMINAs8 : MVE_VMINMAXA<"vmina", "s8", 0b00, 0b1>; def MVE_VMINAs16 : MVE_VMINMAXA<"vmina", "s16", 0b01, 0b1>; def MVE_VMINAs32 : MVE_VMINMAXA<"vmina", "s32", 0b10, 0b1>; // end of MVE Integer instructions // start of mve_imm_shift instructions def MVE_VSHLC : MVE_p<(outs rGPR:$RdmDest, MQPR:$Qd), (ins MQPR:$QdSrc, rGPR:$RdmSrc, long_shift:$imm), NoItinerary, "vshlc", "", "$QdSrc, $RdmSrc, $imm", vpred_n, "$RdmDest = $RdmSrc,$Qd = $QdSrc"> { bits<5> imm; bits<4> Qd; bits<4> RdmDest; let Inst{28} = 0b0; let Inst{25-23} = 0b101; let Inst{22} = Qd{3}; let Inst{21} = 0b1; let Inst{20-16} = imm{4-0}; let Inst{15-13} = Qd{2-0}; let Inst{12-4} = 0b011111100; let Inst{3-0} = RdmDest{3-0}; } class MVE_shift_imm pattern=[]> : MVE_p { bits<4> Qd; bits<4> Qm; let Inst{22} = Qd{3}; let Inst{15-13} = Qd{2-0}; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; } class MVE_VMOVL sz, bit U, list pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$Qm), iname, suffix, "$Qd, $Qm", vpred_r, "", pattern> { let Inst{28} = U; let Inst{25-23} = 0b101; let Inst{21} = 0b1; let Inst{20-19} = sz{1-0}; let Inst{18-16} = 0b000; let Inst{11-6} = 0b111101; let Inst{4} = 0b0; let Inst{0} = 0b0; } multiclass MVE_VMOVL_shift_half sz, bit U, list pattern=[]> { def bh : MVE_VMOVL { let Inst{12} = 0b0; } def th : MVE_VMOVL { let Inst{12} = 0b1; } } defm MVE_VMOVLs8 : MVE_VMOVL_shift_half<"vmovl", "s8", 0b01, 0b0>; defm MVE_VMOVLu8 : MVE_VMOVL_shift_half<"vmovl", "u8", 0b01, 0b1>; defm MVE_VMOVLs16 : MVE_VMOVL_shift_half<"vmovl", "s16", 0b10, 0b0>; defm MVE_VMOVLu16 : MVE_VMOVL_shift_half<"vmovl", "u16", 0b10, 0b1>; let Predicates = [HasMVEInt] in { def : Pat<(sext_inreg (v4i32 MQPR:$src), v4i16), (MVE_VMOVLs16bh MQPR:$src)>; def : Pat<(sext_inreg (v8i16 MQPR:$src), v8i8), (MVE_VMOVLs8bh MQPR:$src)>; def : Pat<(sext_inreg (v4i32 MQPR:$src), v4i8), (MVE_VMOVLs16bh (MVE_VMOVLs8bh MQPR:$src))>; // zext_inreg 16 -> 32 def : Pat<(and (v4i32 MQPR:$src), (v4i32 (ARMvmovImm (i32 0xCFF)))), (MVE_VMOVLu16bh MQPR:$src)>; // zext_inreg 8 -> 16 def : Pat<(and (v8i16 MQPR:$src), (v8i16 (ARMvmovImm (i32 0x8FF)))), (MVE_VMOVLu8bh MQPR:$src)>; } class MVE_VSHLL_imm pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), !con((ins MQPR:$Qm), immops), iname, suffix, "$Qd, $Qm, $imm", vpred_r, "", pattern> { let Inst{28} = U; let Inst{25-23} = 0b101; let Inst{21} = 0b1; let Inst{12} = th; let Inst{11-6} = 0b111101; let Inst{4} = 0b0; let Inst{0} = 0b0; } // The immediate VSHLL instructions accept shift counts from 1 up to // the lane width (8 or 16), but the full-width shifts have an // entirely separate encoding, given below with 'lw' in the name. class MVE_VSHLL_imm8 pattern=[]> : MVE_VSHLL_imm { bits<3> imm; let Inst{20-19} = 0b01; let Inst{18-16} = imm; } class MVE_VSHLL_imm16 pattern=[]> : MVE_VSHLL_imm { bits<4> imm; let Inst{20} = 0b1; let Inst{19-16} = imm; } def MVE_VSHLL_imms8bh : MVE_VSHLL_imm8 <"vshllb", "s8", 0b0, 0b0>; def MVE_VSHLL_imms8th : MVE_VSHLL_imm8 <"vshllt", "s8", 0b0, 0b1>; def MVE_VSHLL_immu8bh : MVE_VSHLL_imm8 <"vshllb", "u8", 0b1, 0b0>; def MVE_VSHLL_immu8th : MVE_VSHLL_imm8 <"vshllt", "u8", 0b1, 0b1>; def MVE_VSHLL_imms16bh : MVE_VSHLL_imm16<"vshllb", "s16", 0b0, 0b0>; def MVE_VSHLL_imms16th : MVE_VSHLL_imm16<"vshllt", "s16", 0b0, 0b1>; def MVE_VSHLL_immu16bh : MVE_VSHLL_imm16<"vshllb", "u16", 0b1, 0b0>; def MVE_VSHLL_immu16th : MVE_VSHLL_imm16<"vshllt", "u16", 0b1, 0b1>; class MVE_VSHLL_by_lane_width size, bit U, string ops, list pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), (ins MQPR:$Qm), iname, suffix, ops, vpred_r, "", pattern> { let Inst{28} = U; let Inst{25-23} = 0b100; let Inst{21-20} = 0b11; let Inst{19-18} = size{1-0}; let Inst{17-16} = 0b01; let Inst{11-6} = 0b111000; let Inst{4} = 0b0; let Inst{0} = 0b1; } multiclass MVE_VSHLL_lw sz, bit U, string ops, list pattern=[]> { def bh : MVE_VSHLL_by_lane_width { let Inst{12} = 0b0; } def th : MVE_VSHLL_by_lane_width { let Inst{12} = 0b1; } } defm MVE_VSHLL_lws8 : MVE_VSHLL_lw<"vshll", "s8", 0b00, 0b0, "$Qd, $Qm, #8">; defm MVE_VSHLL_lws16 : MVE_VSHLL_lw<"vshll", "s16", 0b01, 0b0, "$Qd, $Qm, #16">; defm MVE_VSHLL_lwu8 : MVE_VSHLL_lw<"vshll", "u8", 0b00, 0b1, "$Qd, $Qm, #8">; defm MVE_VSHLL_lwu16 : MVE_VSHLL_lw<"vshll", "u16", 0b01, 0b1, "$Qd, $Qm, #16">; class MVE_VxSHRN pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), !con((ins MQPR:$QdSrc, MQPR:$Qm), immops), iname, suffix, "$Qd, $Qm, $imm", vpred_n, "$Qd = $QdSrc", pattern> { bits<5> imm; let Inst{28} = bit_28; let Inst{25-23} = 0b101; let Inst{21} = 0b0; let Inst{20-16} = imm{4-0}; let Inst{12} = bit_12; let Inst{11-6} = 0b111111; let Inst{4} = 0b0; let Inst{0} = 0b1; } def MVE_VRSHRNi16bh : MVE_VxSHRN< "vrshrnb", "i16", 0b0, 0b1, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VRSHRNi16th : MVE_VxSHRN< "vrshrnt", "i16", 0b1, 0b1,(ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VRSHRNi32bh : MVE_VxSHRN< "vrshrnb", "i32", 0b0, 0b1, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VRSHRNi32th : MVE_VxSHRN< "vrshrnt", "i32", 0b1, 0b1, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VSHRNi16bh : MVE_VxSHRN< "vshrnb", "i16", 0b0, 0b0, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VSHRNi16th : MVE_VxSHRN< "vshrnt", "i16", 0b1, 0b0, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VSHRNi32bh : MVE_VxSHRN< "vshrnb", "i32", 0b0, 0b0, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VSHRNi32th : MVE_VxSHRN< "vshrnt", "i32", 0b1, 0b0, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } class MVE_VxQRSHRUN pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), !con((ins MQPR:$QdSrc, MQPR:$Qm), immops), iname, suffix, "$Qd, $Qm, $imm", vpred_n, "$Qd = $QdSrc", pattern> { bits<5> imm; let Inst{28} = bit_28; let Inst{25-23} = 0b101; let Inst{21} = 0b0; let Inst{20-16} = imm{4-0}; let Inst{12} = bit_12; let Inst{11-6} = 0b111111; let Inst{4} = 0b0; let Inst{0} = 0b0; } def MVE_VQRSHRUNs16bh : MVE_VxQRSHRUN< "vqrshrunb", "s16", 0b1, 0b0, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VQRSHRUNs16th : MVE_VxQRSHRUN< "vqrshrunt", "s16", 0b1, 0b1, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VQRSHRUNs32bh : MVE_VxQRSHRUN< "vqrshrunb", "s32", 0b1, 0b0, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VQRSHRUNs32th : MVE_VxQRSHRUN< "vqrshrunt", "s32", 0b1, 0b1, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VQSHRUNs16bh : MVE_VxQRSHRUN< "vqshrunb", "s16", 0b0, 0b0, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VQSHRUNs16th : MVE_VxQRSHRUN< "vqshrunt", "s16", 0b0, 0b1, (ins shr_imm8:$imm)> { let Inst{20-19} = 0b01; } def MVE_VQSHRUNs32bh : MVE_VxQRSHRUN< "vqshrunb", "s32", 0b0, 0b0, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } def MVE_VQSHRUNs32th : MVE_VxQRSHRUN< "vqshrunt", "s32", 0b0, 0b1, (ins shr_imm16:$imm)> { let Inst{20} = 0b1; } class MVE_VxQRSHRN pattern=[]> : MVE_shift_imm<(outs MQPR:$Qd), !con((ins MQPR:$QdSrc, MQPR:$Qm), immops), iname, suffix, "$Qd, $Qm, $imm", vpred_n, "$Qd = $QdSrc", pattern> { bits<5> imm; let Inst{25-23} = 0b101; let Inst{21} = 0b0; let Inst{20-16} = imm{4-0}; let Inst{12} = bit_12; let Inst{11-6} = 0b111101; let Inst{4} = 0b0; let Inst{0} = bit_0; } multiclass MVE_VxQRSHRN_types { def s16 : MVE_VxQRSHRN { let Inst{28} = 0b0; let Inst{20-19} = 0b01; } def u16 : MVE_VxQRSHRN { let Inst{28} = 0b1; let Inst{20-19} = 0b01; } def s32 : MVE_VxQRSHRN { let Inst{28} = 0b0; let Inst{20} = 0b1; } def u32 : MVE_VxQRSHRN { let Inst{28} = 0b1; let Inst{20} = 0b1; } } defm MVE_VQRSHRNbh : MVE_VxQRSHRN_types<"vqrshrnb", 0b1, 0b0>; defm MVE_VQRSHRNth : MVE_VxQRSHRN_types<"vqrshrnt", 0b1, 0b1>; defm MVE_VQSHRNbh : MVE_VxQRSHRN_types<"vqshrnb", 0b0, 0b0>; defm MVE_VQSHRNth : MVE_VxQRSHRN_types<"vqshrnt", 0b0, 0b1>; // end of mve_imm_shift instructions // start of mve_shift instructions class MVE_shift_by_vec size, bit bit_4, bit bit_8> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qm, MQPR:$Qn), NoItinerary, iname, suffix, "$Qd, $Qm, $Qn", vpred_r, "", []> { // Shift instructions which take a vector of shift counts bits<4> Qd; bits<4> Qm; bits<4> Qn; let Inst{28} = U; let Inst{25-24} = 0b11; let Inst{23} = 0b0; let Inst{22} = Qd{3}; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{15-13} = Qd{2-0}; let Inst{12-9} = 0b0010; let Inst{8} = bit_8; let Inst{7} = Qn{3}; let Inst{6} = 0b1; let Inst{5} = Qm{3}; let Inst{4} = bit_4; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } multiclass mve_shift_by_vec_multi { def s8 : MVE_shift_by_vec; def s16 : MVE_shift_by_vec; def s32 : MVE_shift_by_vec; def u8 : MVE_shift_by_vec; def u16 : MVE_shift_by_vec; def u32 : MVE_shift_by_vec; } defm MVE_VSHL_by_vec : mve_shift_by_vec_multi<"vshl", 0b0, 0b0>; defm MVE_VQSHL_by_vec : mve_shift_by_vec_multi<"vqshl", 0b1, 0b0>; defm MVE_VQRSHL_by_vec : mve_shift_by_vec_multi<"vqrshl", 0b1, 0b1>; defm MVE_VRSHL_by_vec : mve_shift_by_vec_multi<"vrshl", 0b0, 0b1>; let Predicates = [HasMVEInt] in { def : Pat<(v4i32 (ARMvshlu (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn))), (v4i32 (MVE_VSHL_by_vecu32 (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)))>; def : Pat<(v8i16 (ARMvshlu (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn))), (v8i16 (MVE_VSHL_by_vecu16 (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)))>; def : Pat<(v16i8 (ARMvshlu (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn))), (v16i8 (MVE_VSHL_by_vecu8 (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)))>; def : Pat<(v4i32 (ARMvshls (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn))), (v4i32 (MVE_VSHL_by_vecs32 (v4i32 MQPR:$Qm), (v4i32 MQPR:$Qn)))>; def : Pat<(v8i16 (ARMvshls (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn))), (v8i16 (MVE_VSHL_by_vecs16 (v8i16 MQPR:$Qm), (v8i16 MQPR:$Qn)))>; def : Pat<(v16i8 (ARMvshls (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn))), (v16i8 (MVE_VSHL_by_vecs8 (v16i8 MQPR:$Qm), (v16i8 MQPR:$Qn)))>; } class MVE_shift_with_imm pattern=[]> : MVE_p { bits<4> Qd; bits<4> Qm; let Inst{23} = 0b1; let Inst{22} = Qd{3}; let Inst{15-13} = Qd{2-0}; let Inst{12-11} = 0b00; let Inst{7-6} = 0b01; let Inst{5} = Qm{3}; let Inst{4} = 0b1; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } class MVE_VSxI_imm : MVE_shift_with_imm { bits<6> imm; let Inst{28} = 0b1; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-9} = 0b10; let Inst{8} = bit_8; } def MVE_VSRIimm8 : MVE_VSxI_imm<"vsri", "8", 0b0, (ins shr_imm8:$imm)> { let Inst{21-19} = 0b001; } def MVE_VSRIimm16 : MVE_VSxI_imm<"vsri", "16", 0b0, (ins shr_imm16:$imm)> { let Inst{21-20} = 0b01; } def MVE_VSRIimm32 : MVE_VSxI_imm<"vsri", "32", 0b0, (ins shr_imm32:$imm)> { let Inst{21} = 0b1; } def MVE_VSLIimm8 : MVE_VSxI_imm<"vsli", "8", 0b1, (ins imm0_7:$imm)> { let Inst{21-19} = 0b001; } def MVE_VSLIimm16 : MVE_VSxI_imm<"vsli", "16", 0b1, (ins imm0_15:$imm)> { let Inst{21-20} = 0b01; } def MVE_VSLIimm32 : MVE_VSxI_imm<"vsli", "32", 0b1,(ins imm0_31:$imm)> { let Inst{21} = 0b1; } class MVE_VQSHL_imm : MVE_shift_with_imm<"vqshl", suffix, (outs MQPR:$Qd), !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", vpred_r, ""> { bits<6> imm; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-8} = 0b111; } def MVE_VSLIimms8 : MVE_VQSHL_imm<"s8", (ins imm0_7:$imm)> { let Inst{28} = 0b0; let Inst{21-19} = 0b001; } def MVE_VSLIimmu8 : MVE_VQSHL_imm<"u8", (ins imm0_7:$imm)> { let Inst{28} = 0b1; let Inst{21-19} = 0b001; } def MVE_VSLIimms16 : MVE_VQSHL_imm<"s16", (ins imm0_15:$imm)> { let Inst{28} = 0b0; let Inst{21-20} = 0b01; } def MVE_VSLIimmu16 : MVE_VQSHL_imm<"u16", (ins imm0_15:$imm)> { let Inst{28} = 0b1; let Inst{21-20} = 0b01; } def MVE_VSLIimms32 : MVE_VQSHL_imm<"s32", (ins imm0_31:$imm)> { let Inst{28} = 0b0; let Inst{21} = 0b1; } def MVE_VSLIimmu32 : MVE_VQSHL_imm<"u32", (ins imm0_31:$imm)> { let Inst{28} = 0b1; let Inst{21} = 0b1; } class MVE_VQSHLU_imm : MVE_shift_with_imm<"vqshlu", suffix, (outs MQPR:$Qd), !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", vpred_r, ""> { bits<6> imm; let Inst{28} = 0b1; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-8} = 0b110; } def MVE_VQSHLU_imms8 : MVE_VQSHLU_imm<"s8", (ins imm0_7:$imm)> { let Inst{21-19} = 0b001; } def MVE_VQSHLU_imms16 : MVE_VQSHLU_imm<"s16", (ins imm0_15:$imm)> { let Inst{21-20} = 0b01; } def MVE_VQSHLU_imms32 : MVE_VQSHLU_imm<"s32", (ins imm0_31:$imm)> { let Inst{21} = 0b1; } class MVE_VRSHR_imm : MVE_shift_with_imm<"vrshr", suffix, (outs MQPR:$Qd), !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", vpred_r, ""> { bits<6> imm; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-8} = 0b010; } def MVE_VRSHR_imms8 : MVE_VRSHR_imm<"s8", (ins shr_imm8:$imm)> { let Inst{28} = 0b0; let Inst{21-19} = 0b001; } def MVE_VRSHR_immu8 : MVE_VRSHR_imm<"u8", (ins shr_imm8:$imm)> { let Inst{28} = 0b1; let Inst{21-19} = 0b001; } def MVE_VRSHR_imms16 : MVE_VRSHR_imm<"s16", (ins shr_imm16:$imm)> { let Inst{28} = 0b0; let Inst{21-20} = 0b01; } def MVE_VRSHR_immu16 : MVE_VRSHR_imm<"u16", (ins shr_imm16:$imm)> { let Inst{28} = 0b1; let Inst{21-20} = 0b01; } def MVE_VRSHR_imms32 : MVE_VRSHR_imm<"s32", (ins shr_imm32:$imm)> { let Inst{28} = 0b0; let Inst{21} = 0b1; } def MVE_VRSHR_immu32 : MVE_VRSHR_imm<"u32", (ins shr_imm32:$imm)> { let Inst{28} = 0b1; let Inst{21} = 0b1; } class MVE_VSHR_imm : MVE_shift_with_imm<"vshr", suffix, (outs MQPR:$Qd), !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", vpred_r, ""> { bits<6> imm; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-8} = 0b000; } def MVE_VSHR_imms8 : MVE_VSHR_imm<"s8", (ins shr_imm8:$imm)> { let Inst{28} = 0b0; let Inst{21-19} = 0b001; } def MVE_VSHR_immu8 : MVE_VSHR_imm<"u8", (ins shr_imm8:$imm)> { let Inst{28} = 0b1; let Inst{21-19} = 0b001; } def MVE_VSHR_imms16 : MVE_VSHR_imm<"s16", (ins shr_imm16:$imm)> { let Inst{28} = 0b0; let Inst{21-20} = 0b01; } def MVE_VSHR_immu16 : MVE_VSHR_imm<"u16", (ins shr_imm16:$imm)> { let Inst{28} = 0b1; let Inst{21-20} = 0b01; } def MVE_VSHR_imms32 : MVE_VSHR_imm<"s32", (ins shr_imm32:$imm)> { let Inst{28} = 0b0; let Inst{21} = 0b1; } def MVE_VSHR_immu32 : MVE_VSHR_imm<"u32", (ins shr_imm32:$imm)> { let Inst{28} = 0b1; let Inst{21} = 0b1; } class MVE_VSHL_imm : MVE_shift_with_imm<"vshl", suffix, (outs MQPR:$Qd), !con((ins MQPR:$Qm), imm), "$Qd, $Qm, $imm", vpred_r, ""> { bits<6> imm; let Inst{28} = 0b0; let Inst{25-24} = 0b11; let Inst{21-16} = imm; let Inst{10-8} = 0b101; } def MVE_VSHL_immi8 : MVE_VSHL_imm<"i8", (ins imm0_7:$imm)> { let Inst{21-19} = 0b001; } def MVE_VSHL_immi16 : MVE_VSHL_imm<"i16", (ins imm0_15:$imm)> { let Inst{21-20} = 0b01; } def MVE_VSHL_immi32 : MVE_VSHL_imm<"i32", (ins imm0_31:$imm)> { let Inst{21} = 0b1; } let Predicates = [HasMVEInt] in { def : Pat<(v4i32 (ARMvshlImm (v4i32 MQPR:$src), imm0_31:$imm)), (v4i32 (MVE_VSHL_immi32 (v4i32 MQPR:$src), imm0_31:$imm))>; def : Pat<(v8i16 (ARMvshlImm (v8i16 MQPR:$src), imm0_15:$imm)), (v8i16 (MVE_VSHL_immi16 (v8i16 MQPR:$src), imm0_15:$imm))>; def : Pat<(v16i8 (ARMvshlImm (v16i8 MQPR:$src), imm0_7:$imm)), (v16i8 (MVE_VSHL_immi8 (v16i8 MQPR:$src), imm0_7:$imm))>; def : Pat<(v4i32 (ARMvshruImm (v4i32 MQPR:$src), imm0_31:$imm)), (v4i32 (MVE_VSHR_immu32 (v4i32 MQPR:$src), imm0_31:$imm))>; def : Pat<(v8i16 (ARMvshruImm (v8i16 MQPR:$src), imm0_15:$imm)), (v8i16 (MVE_VSHR_immu16 (v8i16 MQPR:$src), imm0_15:$imm))>; def : Pat<(v16i8 (ARMvshruImm (v16i8 MQPR:$src), imm0_7:$imm)), (v16i8 (MVE_VSHR_immu8 (v16i8 MQPR:$src), imm0_7:$imm))>; def : Pat<(v4i32 (ARMvshrsImm (v4i32 MQPR:$src), imm0_31:$imm)), (v4i32 (MVE_VSHR_imms32 (v4i32 MQPR:$src), imm0_31:$imm))>; def : Pat<(v8i16 (ARMvshrsImm (v8i16 MQPR:$src), imm0_15:$imm)), (v8i16 (MVE_VSHR_imms16 (v8i16 MQPR:$src), imm0_15:$imm))>; def : Pat<(v16i8 (ARMvshrsImm (v16i8 MQPR:$src), imm0_7:$imm)), (v16i8 (MVE_VSHR_imms8 (v16i8 MQPR:$src), imm0_7:$imm))>; } // end of mve_shift instructions // start of MVE Floating Point instructions class MVE_float pattern=[]> : MVE_f { bits<4> Qm; let Inst{12} = 0b0; let Inst{6} = 0b1; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b0; } class MVE_VRINT op, string suffix, bits<2> size, list pattern=[]> : MVE_float { bits<4> Qd; let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b10; let Inst{15-13} = Qd{2-0}; let Inst{11-10} = 0b01; let Inst{9-7} = op{2-0}; let Inst{4} = 0b0; } multiclass MVE_VRINT_ops size, list pattern=[]> { def N : MVE_VRINT<"n", 0b000, suffix, size, pattern>; def X : MVE_VRINT<"x", 0b001, suffix, size, pattern>; def A : MVE_VRINT<"a", 0b010, suffix, size, pattern>; def Z : MVE_VRINT<"z", 0b011, suffix, size, pattern>; def M : MVE_VRINT<"m", 0b101, suffix, size, pattern>; def P : MVE_VRINT<"p", 0b111, suffix, size, pattern>; } defm MVE_VRINTf16 : MVE_VRINT_ops<"f16", 0b01>; defm MVE_VRINTf32 : MVE_VRINT_ops<"f32", 0b10>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (frint (v4f32 MQPR:$val1))), (v4f32 (MVE_VRINTf32X (v4f32 MQPR:$val1)))>; def : Pat<(v8f16 (frint (v8f16 MQPR:$val1))), (v8f16 (MVE_VRINTf16X (v8f16 MQPR:$val1)))>; def : Pat<(v4f32 (fround (v4f32 MQPR:$val1))), (v4f32 (MVE_VRINTf32A (v4f32 MQPR:$val1)))>; def : Pat<(v8f16 (fround (v8f16 MQPR:$val1))), (v8f16 (MVE_VRINTf16A (v8f16 MQPR:$val1)))>; def : Pat<(v4f32 (ftrunc (v4f32 MQPR:$val1))), (v4f32 (MVE_VRINTf32Z (v4f32 MQPR:$val1)))>; def : Pat<(v8f16 (ftrunc (v8f16 MQPR:$val1))), (v8f16 (MVE_VRINTf16Z (v8f16 MQPR:$val1)))>; def : Pat<(v4f32 (ffloor (v4f32 MQPR:$val1))), (v4f32 (MVE_VRINTf32M (v4f32 MQPR:$val1)))>; def : Pat<(v8f16 (ffloor (v8f16 MQPR:$val1))), (v8f16 (MVE_VRINTf16M (v8f16 MQPR:$val1)))>; def : Pat<(v4f32 (fceil (v4f32 MQPR:$val1))), (v4f32 (MVE_VRINTf32P (v4f32 MQPR:$val1)))>; def : Pat<(v8f16 (fceil (v8f16 MQPR:$val1))), (v8f16 (MVE_VRINTf16P (v8f16 MQPR:$val1)))>; } class MVEFloatArithNeon pattern=[]> : MVE_float { let Inst{20} = size; let Inst{16} = 0b0; } class MVE_VMUL_fp pattern=[]> : MVEFloatArithNeon<"vmul", suffix, size, (outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", vpred_r, "", pattern> { bits<4> Qd; bits<4> Qn; let Inst{28} = 0b1; let Inst{25-23} = 0b110; let Inst{22} = Qd{3}; let Inst{21} = 0b0; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{12-8} = 0b01101; let Inst{7} = Qn{3}; let Inst{4} = 0b1; } def MVE_VMULf32 : MVE_VMUL_fp<"f32", 0b0>; def MVE_VMULf16 : MVE_VMUL_fp<"f16", 0b1>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (fmul (v4f32 MQPR:$val1), (v4f32 MQPR:$val2))), (v4f32 (MVE_VMULf32 (v4f32 MQPR:$val1), (v4f32 MQPR:$val2)))>; def : Pat<(v8f16 (fmul (v8f16 MQPR:$val1), (v8f16 MQPR:$val2))), (v8f16 (MVE_VMULf16 (v8f16 MQPR:$val1), (v8f16 MQPR:$val2)))>; } class MVE_VCMLA pattern=[]> : MVEFloatArithNeon<"vcmla", suffix, size, (outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qn, MQPR:$Qm, complexrotateop:$rot), "$Qd, $Qn, $Qm, $rot", vpred_n, "$Qd = $Qd_src", pattern> { bits<4> Qd; bits<4> Qn; bits<2> rot; let Inst{28} = 0b1; let Inst{25} = 0b0; let Inst{24-23} = rot; let Inst{22} = Qd{3}; let Inst{21} = 0b1; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{12-8} = 0b01000; let Inst{7} = Qn{3}; let Inst{4} = 0b0; } def MVE_VCMLAf16 : MVE_VCMLA<"f16", 0b0>; def MVE_VCMLAf32 : MVE_VCMLA<"f32", 0b1>; class MVE_VADDSUBFMA_fp pattern=[]> : MVEFloatArithNeon { bits<4> Qd; bits<4> Qn; let Inst{28} = 0b0; let Inst{25-23} = 0b110; let Inst{22} = Qd{3}; let Inst{21} = bit_21; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{11-9} = 0b110; let Inst{8} = bit_8; let Inst{7} = Qn{3}; let Inst{4} = bit_4; } def MVE_VFMAf32 : MVE_VADDSUBFMA_fp<"vfma", "f32", 0b0, 0b1, 0b0, 0b0, (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; def MVE_VFMAf16 : MVE_VADDSUBFMA_fp<"vfma", "f16", 0b1, 0b1, 0b0, 0b0, (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; def MVE_VFMSf32 : MVE_VADDSUBFMA_fp<"vfms", "f32", 0b0, 0b1, 0b0, 0b1, (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; def MVE_VFMSf16 : MVE_VADDSUBFMA_fp<"vfms", "f16", 0b1, 0b1, 0b0, 0b1, (ins MQPR:$Qd_src), vpred_n, "$Qd = $Qd_src">; def MVE_VADDf32 : MVE_VADDSUBFMA_fp<"vadd", "f32", 0b0, 0b0, 0b1, 0b0>; def MVE_VADDf16 : MVE_VADDSUBFMA_fp<"vadd", "f16", 0b1, 0b0, 0b1, 0b0>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (fadd (v4f32 MQPR:$val1), (v4f32 MQPR:$val2))), (v4f32 (MVE_VADDf32 (v4f32 MQPR:$val1), (v4f32 MQPR:$val2)))>; def : Pat<(v8f16 (fadd (v8f16 MQPR:$val1), (v8f16 MQPR:$val2))), (v8f16 (MVE_VADDf16 (v8f16 MQPR:$val1), (v8f16 MQPR:$val2)))>; } def MVE_VSUBf32 : MVE_VADDSUBFMA_fp<"vsub", "f32", 0b0, 0b0, 0b1, 0b1>; def MVE_VSUBf16 : MVE_VADDSUBFMA_fp<"vsub", "f16", 0b1, 0b0, 0b1, 0b1>; let Predicates = [HasMVEFloat] in { def : Pat<(v4f32 (fsub (v4f32 MQPR:$val1), (v4f32 MQPR:$val2))), (v4f32 (MVE_VSUBf32 (v4f32 MQPR:$val1), (v4f32 MQPR:$val2)))>; def : Pat<(v8f16 (fsub (v8f16 MQPR:$val1), (v8f16 MQPR:$val2))), (v8f16 (MVE_VSUBf16 (v8f16 MQPR:$val1), (v8f16 MQPR:$val2)))>; } class MVE_VCADD pattern=[]> : MVEFloatArithNeon<"vcadd", suffix, size, (outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm, complexrotateopodd:$rot), "$Qd, $Qn, $Qm, $rot", vpred_r, "", pattern> { bits<4> Qd; bits<4> Qn; bit rot; let Inst{28} = 0b1; let Inst{25} = 0b0; let Inst{24} = rot; let Inst{23} = 0b1; let Inst{22} = Qd{3}; let Inst{21} = 0b0; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{12-8} = 0b01000; let Inst{7} = Qn{3}; let Inst{4} = 0b0; } def MVE_VCADDf16 : MVE_VCADD<"f16", 0b0>; def MVE_VCADDf32 : MVE_VCADD<"f32", 0b1>; class MVE_VABD_fp : MVE_float<"vabd", suffix, (outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), "$Qd, $Qn, $Qm", vpred_r, ""> { bits<4> Qd; bits<4> Qn; let Inst{28} = 0b1; let Inst{25-23} = 0b110; let Inst{22} = Qd{3}; let Inst{21} = 0b1; let Inst{20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{15-13} = Qd{2-0}; let Inst{11-8} = 0b1101; let Inst{7} = Qn{3}; let Inst{4} = 0b0; } def MVE_VABDf32 : MVE_VABD_fp<"f32", 0b0>; def MVE_VABDf16 : MVE_VABD_fp<"f16", 0b1>; class MVE_VCVT_fix pattern=[]> : MVE_float<"vcvt", suffix, (outs MQPR:$Qd), (ins MQPR:$Qm, imm_operand_type:$imm6), "$Qd, $Qm, $imm6", vpred_r, "", pattern> { bits<4> Qd; bits<6> imm6; let Inst{28} = U; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21} = 0b1; let Inst{19-16} = imm6{3-0}; let Inst{15-13} = Qd{2-0}; let Inst{11-10} = 0b11; let Inst{9} = fsi; let Inst{8} = op; let Inst{7} = 0b0; let Inst{4} = 0b1; let DecoderMethod = "DecodeMVEVCVTt1fp"; } class MVE_VCVT_imm_asmop : AsmOperandClass { let PredicateMethod = "isImmediate<1," # Bits # ">"; let DiagnosticString = "MVE fixed-point immediate operand must be between 1 and " # Bits; let Name = "MVEVcvtImm" # Bits; let RenderMethod = "addImmOperands"; } class MVE_VCVT_imm: Operand { let ParserMatchClass = MVE_VCVT_imm_asmop; let EncoderMethod = "getNEONVcvtImm32OpValue"; let DecoderMethod = "DecodeVCVTImmOperand"; } class MVE_VCVT_fix_f32 : MVE_VCVT_fix> { let Inst{20} = imm6{4}; } class MVE_VCVT_fix_f16 : MVE_VCVT_fix> { let Inst{20} = 0b1; } def MVE_VCVTf16s16_fix : MVE_VCVT_fix_f16<"f16.s16", 0b0, 0b0>; def MVE_VCVTs16f16_fix : MVE_VCVT_fix_f16<"s16.f16", 0b0, 0b1>; def MVE_VCVTf16u16_fix : MVE_VCVT_fix_f16<"f16.u16", 0b1, 0b0>; def MVE_VCVTu16f16_fix : MVE_VCVT_fix_f16<"u16.f16", 0b1, 0b1>; def MVE_VCVTf32s32_fix : MVE_VCVT_fix_f32<"f32.s32", 0b0, 0b0>; def MVE_VCVTs32f32_fix : MVE_VCVT_fix_f32<"s32.f32", 0b0, 0b1>; def MVE_VCVTf32u32_fix : MVE_VCVT_fix_f32<"f32.u32", 0b1, 0b0>; def MVE_VCVTu32f32_fix : MVE_VCVT_fix_f32<"u32.f32", 0b1, 0b1>; class MVE_VCVT_fp_int_anpm size, bit op, string anpm, bits<2> rm, list pattern=[]> : MVE_float { bits<4> Qd; let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b11; let Inst{15-13} = Qd{2-0}; let Inst{12-10} = 0b000; let Inst{9-8} = rm; let Inst{7} = op; let Inst{4} = 0b0; } multiclass MVE_VCVT_fp_int_anpm_multi size, bit op, list pattern=[]> { def a : MVE_VCVT_fp_int_anpm; def n : MVE_VCVT_fp_int_anpm; def p : MVE_VCVT_fp_int_anpm; def m : MVE_VCVT_fp_int_anpm; } // This defines instructions such as MVE_VCVTu16f16a, with an explicit // rounding-mode suffix on the mnemonic. The class below will define // the bare MVE_VCVTu16f16 (with implied rounding toward zero). defm MVE_VCVTs16f16 : MVE_VCVT_fp_int_anpm_multi<"s16.f16", 0b01, 0b0>; defm MVE_VCVTu16f16 : MVE_VCVT_fp_int_anpm_multi<"u16.f16", 0b01, 0b1>; defm MVE_VCVTs32f32 : MVE_VCVT_fp_int_anpm_multi<"s32.f32", 0b10, 0b0>; defm MVE_VCVTu32f32 : MVE_VCVT_fp_int_anpm_multi<"u32.f32", 0b10, 0b1>; class MVE_VCVT_fp_int size, bits<2> op, list pattern=[]> : MVE_float<"vcvt", suffix, (outs MQPR:$Qd), (ins MQPR:$Qm), "$Qd, $Qm", vpred_r, "", pattern> { bits<4> Qd; let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b11; let Inst{15-13} = Qd{2-0}; let Inst{12-9} = 0b0011; let Inst{8-7} = op; let Inst{4} = 0b0; } // The unsuffixed VCVT for float->int implicitly rounds toward zero, // which I reflect here in the llvm instruction names def MVE_VCVTs16f16z : MVE_VCVT_fp_int<"s16.f16", 0b01, 0b10>; def MVE_VCVTu16f16z : MVE_VCVT_fp_int<"u16.f16", 0b01, 0b11>; def MVE_VCVTs32f32z : MVE_VCVT_fp_int<"s32.f32", 0b10, 0b10>; def MVE_VCVTu32f32z : MVE_VCVT_fp_int<"u32.f32", 0b10, 0b11>; // Whereas VCVT for int->float rounds to nearest def MVE_VCVTf16s16n : MVE_VCVT_fp_int<"f16.s16", 0b01, 0b00>; def MVE_VCVTf16u16n : MVE_VCVT_fp_int<"f16.u16", 0b01, 0b01>; def MVE_VCVTf32s32n : MVE_VCVT_fp_int<"f32.s32", 0b10, 0b00>; def MVE_VCVTf32u32n : MVE_VCVT_fp_int<"f32.u32", 0b10, 0b01>; let Predicates = [HasMVEFloat] in { def : Pat<(v4i32 (fp_to_sint (v4f32 MQPR:$src))), (v4i32 (MVE_VCVTs32f32z (v4f32 MQPR:$src)))>; def : Pat<(v4i32 (fp_to_uint (v4f32 MQPR:$src))), (v4i32 (MVE_VCVTu32f32z (v4f32 MQPR:$src)))>; def : Pat<(v8i16 (fp_to_sint (v8f16 MQPR:$src))), (v8i16 (MVE_VCVTs16f16z (v8f16 MQPR:$src)))>; def : Pat<(v8i16 (fp_to_uint (v8f16 MQPR:$src))), (v8i16 (MVE_VCVTu16f16z (v8f16 MQPR:$src)))>; def : Pat<(v4f32 (sint_to_fp (v4i32 MQPR:$src))), (v4f32 (MVE_VCVTf32s32n (v4i32 MQPR:$src)))>; def : Pat<(v4f32 (uint_to_fp (v4i32 MQPR:$src))), (v4f32 (MVE_VCVTf32u32n (v4i32 MQPR:$src)))>; def : Pat<(v8f16 (sint_to_fp (v8i16 MQPR:$src))), (v8f16 (MVE_VCVTf16s16n (v8i16 MQPR:$src)))>; def : Pat<(v8f16 (uint_to_fp (v8i16 MQPR:$src))), (v8f16 (MVE_VCVTf16u16n (v8i16 MQPR:$src)))>; } class MVE_VABSNEG_fp size, bit negate, list pattern=[]> : MVE_float { bits<4> Qd; let Inst{28} = 0b1; let Inst{25-23} = 0b111; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17-16} = 0b01; let Inst{15-13} = Qd{2-0}; let Inst{11-8} = 0b0111; let Inst{7} = negate; let Inst{4} = 0b0; } def MVE_VABSf16 : MVE_VABSNEG_fp<"vabs", "f16", 0b01, 0b0>; def MVE_VABSf32 : MVE_VABSNEG_fp<"vabs", "f32", 0b10, 0b0>; let Predicates = [HasMVEFloat] in { def : Pat<(v8f16 (fabs MQPR:$src)), (MVE_VABSf16 MQPR:$src)>; def : Pat<(v4f32 (fabs MQPR:$src)), (MVE_VABSf32 MQPR:$src)>; } def MVE_VNEGf16 : MVE_VABSNEG_fp<"vneg", "f16", 0b01, 0b1>; def MVE_VNEGf32 : MVE_VABSNEG_fp<"vneg", "f32", 0b10, 0b1>; let Predicates = [HasMVEFloat] in { def : Pat<(v8f16 (fneg MQPR:$src)), (MVE_VNEGf16 MQPR:$src)>; def : Pat<(v4f32 (fneg MQPR:$src)), (MVE_VNEGf32 MQPR:$src)>; } class MVE_VMAXMINNMA pattern=[]> : MVE_f<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qm), NoItinerary, iname, suffix, "$Qd, $Qm", vpred_n, "$Qd = $Qd_src", pattern> { bits<4> Qd; bits<4> Qm; let Inst{28} = size; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{21-16} = 0b111111; let Inst{15-13} = Qd{2-0}; let Inst{12} = bit_12; let Inst{11-6} = 0b111010; let Inst{5} = Qm{3}; let Inst{4} = 0b0; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b1; } def MVE_VMAXNMAf32 : MVE_VMAXMINNMA<"vmaxnma", "f32", 0b0, 0b0>; def MVE_VMAXNMAf16 : MVE_VMAXMINNMA<"vmaxnma", "f16", 0b1, 0b0>; def MVE_VMINNMAf32 : MVE_VMAXMINNMA<"vminnma", "f32", 0b0, 0b1>; def MVE_VMINNMAf16 : MVE_VMAXMINNMA<"vminnma", "f16", 0b1, 0b1>; // end of MVE Floating Point instructions // start of MVE compares class MVE_VCMPqq bits_21_20, VCMPPredicateOperand predtype, list pattern=[]> : MVE_p<(outs VCCR:$P0), (ins MQPR:$Qn, MQPR:$Qm, predtype:$fc), NoItinerary, "vcmp", suffix, "$fc, $Qn, $Qm", vpred_n, "", pattern> { // Base class for comparing two vector registers bits<3> fc; bits<4> Qn; bits<4> Qm; let Inst{28} = bit_28; let Inst{25-22} = 0b1000; let Inst{21-20} = bits_21_20; let Inst{19-17} = Qn{2-0}; let Inst{16-13} = 0b1000; let Inst{12} = fc{2}; let Inst{11-8} = 0b1111; let Inst{7} = fc{0}; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{4} = 0b0; let Inst{3-1} = Qm{2-0}; let Inst{0} = fc{1}; let Constraints = ""; // We need a custom decoder method for these instructions because of // the output VCCR operand, which isn't encoded in the instruction // bits anywhere (there is only one choice for it) but has to be // included in the MC operands so that codegen will be able to track // its data flow between instructions, spill/reload it when // necessary, etc. There seems to be no way to get the Tablegen // decoder to emit an operand that isn't affected by any instruction // bit. let DecoderMethod = "DecodeMVEVCMP"; } class MVE_VCMPqqf : MVE_VCMPqq { let Predicates = [HasMVEFloat]; } class MVE_VCMPqqi size> : MVE_VCMPqq { let Inst{12} = 0b0; let Inst{0} = 0b0; } class MVE_VCMPqqu size> : MVE_VCMPqq { let Inst{12} = 0b0; let Inst{0} = 0b1; } class MVE_VCMPqqs size> : MVE_VCMPqq { let Inst{12} = 0b1; } def MVE_VCMPf32 : MVE_VCMPqqf<"f32", 0b0>; def MVE_VCMPf16 : MVE_VCMPqqf<"f16", 0b1>; def MVE_VCMPi8 : MVE_VCMPqqi<"i8", 0b00>; def MVE_VCMPi16 : MVE_VCMPqqi<"i16", 0b01>; def MVE_VCMPi32 : MVE_VCMPqqi<"i32", 0b10>; def MVE_VCMPu8 : MVE_VCMPqqu<"u8", 0b00>; def MVE_VCMPu16 : MVE_VCMPqqu<"u16", 0b01>; def MVE_VCMPu32 : MVE_VCMPqqu<"u32", 0b10>; def MVE_VCMPs8 : MVE_VCMPqqs<"s8", 0b00>; def MVE_VCMPs16 : MVE_VCMPqqs<"s16", 0b01>; def MVE_VCMPs32 : MVE_VCMPqqs<"s32", 0b10>; class MVE_VCMPqr bits_21_20, VCMPPredicateOperand predtype, list pattern=[]> : MVE_p<(outs VCCR:$P0), (ins MQPR:$Qn, GPRwithZR:$Rm, predtype:$fc), NoItinerary, "vcmp", suffix, "$fc, $Qn, $Rm", vpred_n, "", pattern> { // Base class for comparing a vector register with a scalar bits<3> fc; bits<4> Qn; bits<4> Rm; let Inst{28} = bit_28; let Inst{25-22} = 0b1000; let Inst{21-20} = bits_21_20; let Inst{19-17} = Qn{2-0}; let Inst{16-13} = 0b1000; let Inst{12} = fc{2}; let Inst{11-8} = 0b1111; let Inst{7} = fc{0}; let Inst{6} = 0b1; let Inst{5} = fc{1}; let Inst{4} = 0b0; let Inst{3-0} = Rm{3-0}; let Constraints = ""; // Custom decoder method, for the same reason as MVE_VCMPqq let DecoderMethod = "DecodeMVEVCMP"; } class MVE_VCMPqrf : MVE_VCMPqr { let Predicates = [HasMVEFloat]; } class MVE_VCMPqri size> : MVE_VCMPqr { let Inst{12} = 0b0; let Inst{5} = 0b0; } class MVE_VCMPqru size> : MVE_VCMPqr { let Inst{12} = 0b0; let Inst{5} = 0b1; } class MVE_VCMPqrs size> : MVE_VCMPqr { let Inst{12} = 0b1; } def MVE_VCMPf32r : MVE_VCMPqrf<"f32", 0b0>; def MVE_VCMPf16r : MVE_VCMPqrf<"f16", 0b1>; def MVE_VCMPi8r : MVE_VCMPqri<"i8", 0b00>; def MVE_VCMPi16r : MVE_VCMPqri<"i16", 0b01>; def MVE_VCMPi32r : MVE_VCMPqri<"i32", 0b10>; def MVE_VCMPu8r : MVE_VCMPqru<"u8", 0b00>; def MVE_VCMPu16r : MVE_VCMPqru<"u16", 0b01>; def MVE_VCMPu32r : MVE_VCMPqru<"u32", 0b10>; def MVE_VCMPs8r : MVE_VCMPqrs<"s8", 0b00>; def MVE_VCMPs16r : MVE_VCMPqrs<"s16", 0b01>; def MVE_VCMPs32r : MVE_VCMPqrs<"s32", 0b10>; // end of MVE compares // start of MVE_qDest_qSrc class MVE_qDest_qSrc pattern=[]> : MVE_p { bits<4> Qd; bits<4> Qm; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{15-13} = Qd{2-0}; let Inst{11-9} = 0b111; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{4} = 0b0; let Inst{3-1} = Qm{2-0}; } class MVE_VQxDMLxDH size, list pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; let Inst{28} = subtract; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12} = exch; let Inst{8} = 0b0; let Inst{7} = Qn{3}; let Inst{0} = round; } multiclass MVE_VQxDMLxDH_multi { def s8 : MVE_VQxDMLxDH; def s16 : MVE_VQxDMLxDH; def s32 : MVE_VQxDMLxDH; } defm MVE_VQDMLADH : MVE_VQxDMLxDH_multi<"vqdmladh", 0b0, 0b0, 0b0>; defm MVE_VQDMLADHX : MVE_VQxDMLxDH_multi<"vqdmladhx", 0b1, 0b0, 0b0>; defm MVE_VQRDMLADH : MVE_VQxDMLxDH_multi<"vqrdmladh", 0b0, 0b1, 0b0>; defm MVE_VQRDMLADHX : MVE_VQxDMLxDH_multi<"vqrdmladhx", 0b1, 0b1, 0b0>; defm MVE_VQDMLSDH : MVE_VQxDMLxDH_multi<"vqdmlsdh", 0b0, 0b0, 0b1>; defm MVE_VQDMLSDHX : MVE_VQxDMLxDH_multi<"vqdmlsdhx", 0b1, 0b0, 0b1>; defm MVE_VQRDMLSDH : MVE_VQxDMLxDH_multi<"vqrdmlsdh", 0b0, 0b1, 0b1>; defm MVE_VQRDMLSDHX : MVE_VQxDMLxDH_multi<"vqrdmlsdhx", 0b1, 0b1, 0b1>; class MVE_VCMUL pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; bits<2> rot; let Inst{28} = size; let Inst{21-20} = 0b11; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12} = rot{1}; let Inst{8} = 0b0; let Inst{7} = Qn{3}; let Inst{0} = rot{0}; let Predicates = [HasMVEFloat]; } def MVE_VCMULf16 : MVE_VCMUL<"vcmul", "f16", 0b0>; def MVE_VCMULf32 : MVE_VCMUL<"vcmul", "f32", 0b1>; class MVE_VMULL bits_21_20, bit T, list pattern=[]> : MVE_qDest_qSrc { bits<4> Qd; bits<4> Qn; bits<4> Qm; let Inst{28} = bit_28; let Inst{21-20} = bits_21_20; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b1; let Inst{12} = T; let Inst{8} = 0b0; let Inst{7} = Qn{3}; let Inst{0} = 0b0; } multiclass MVE_VMULL_multi bits_21_20> { def bh : MVE_VMULL; def th : MVE_VMULL; } // For integer multiplies, bits 21:20 encode size, and bit 28 signedness. // For polynomial multiplies, bits 21:20 take the unused value 0b11, and // bit 28 switches to encoding the size. defm MVE_VMULLs8 : MVE_VMULL_multi<"vmull", "s8", 0b0, 0b00>; defm MVE_VMULLs16 : MVE_VMULL_multi<"vmull", "s16", 0b0, 0b01>; defm MVE_VMULLs32 : MVE_VMULL_multi<"vmull", "s32", 0b0, 0b10>; defm MVE_VMULLu8 : MVE_VMULL_multi<"vmull", "u8", 0b1, 0b00>; defm MVE_VMULLu16 : MVE_VMULL_multi<"vmull", "u16", 0b1, 0b01>; defm MVE_VMULLu32 : MVE_VMULL_multi<"vmull", "u32", 0b1, 0b10>; defm MVE_VMULLp8 : MVE_VMULL_multi<"vmull", "p8", 0b0, 0b11>; defm MVE_VMULLp16 : MVE_VMULL_multi<"vmull", "p16", 0b1, 0b11>; class MVE_VxMULH size, bit round, list pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; let Inst{28} = U; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b1; let Inst{12} = round; let Inst{8} = 0b0; let Inst{7} = Qn{3}; let Inst{0} = 0b1; } def MVE_VMULHs8 : MVE_VxMULH<"vmulh", "s8", 0b0, 0b00, 0b0>; def MVE_VMULHs16 : MVE_VxMULH<"vmulh", "s16", 0b0, 0b01, 0b0>; def MVE_VMULHs32 : MVE_VxMULH<"vmulh", "s32", 0b0, 0b10, 0b0>; def MVE_VMULHu8 : MVE_VxMULH<"vmulh", "u8", 0b1, 0b00, 0b0>; def MVE_VMULHu16 : MVE_VxMULH<"vmulh", "u16", 0b1, 0b01, 0b0>; def MVE_VMULHu32 : MVE_VxMULH<"vmulh", "u32", 0b1, 0b10, 0b0>; def MVE_VRMULHs8 : MVE_VxMULH<"vrmulh", "s8", 0b0, 0b00, 0b1>; def MVE_VRMULHs16 : MVE_VxMULH<"vrmulh", "s16", 0b0, 0b01, 0b1>; def MVE_VRMULHs32 : MVE_VxMULH<"vrmulh", "s32", 0b0, 0b10, 0b1>; def MVE_VRMULHu8 : MVE_VxMULH<"vrmulh", "u8", 0b1, 0b00, 0b1>; def MVE_VRMULHu16 : MVE_VxMULH<"vrmulh", "u16", 0b1, 0b01, 0b1>; def MVE_VRMULHu32 : MVE_VxMULH<"vrmulh", "u32", 0b1, 0b10, 0b1>; class MVE_VxMOVxN size, bit T, list pattern=[]> : MVE_qDest_qSrc { let Inst{28} = bit_28; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17} = bit_17; let Inst{16} = 0b1; let Inst{12} = T; let Inst{8} = 0b0; let Inst{7} = !if(!eq(bit_17, 0), 1, 0); let Inst{0} = 0b1; } multiclass MVE_VxMOVxN_halves size> { def bh : MVE_VxMOVxN; def th : MVE_VxMOVxN; } defm MVE_VMOVNi16 : MVE_VxMOVxN_halves<"vmovn", "i16", 0b1, 0b0, 0b00>; defm MVE_VMOVNi32 : MVE_VxMOVxN_halves<"vmovn", "i32", 0b1, 0b0, 0b01>; defm MVE_VQMOVNs16 : MVE_VxMOVxN_halves<"vqmovn", "s16", 0b0, 0b1, 0b00>; defm MVE_VQMOVNs32 : MVE_VxMOVxN_halves<"vqmovn", "s32", 0b0, 0b1, 0b01>; defm MVE_VQMOVNu16 : MVE_VxMOVxN_halves<"vqmovn", "u16", 0b1, 0b1, 0b00>; defm MVE_VQMOVNu32 : MVE_VxMOVxN_halves<"vqmovn", "u32", 0b1, 0b1, 0b01>; defm MVE_VQMOVUNs16 : MVE_VxMOVxN_halves<"vqmovun", "s16", 0b0, 0b0, 0b00>; defm MVE_VQMOVUNs32 : MVE_VxMOVxN_halves<"vqmovun", "s32", 0b0, 0b0, 0b01>; class MVE_VCVT_ff pattern=[]> : MVE_qDest_qSrc { let Inst{28} = op; let Inst{21-16} = 0b111111; let Inst{12} = T; let Inst{8-7} = 0b00; let Inst{0} = 0b1; let Predicates = [HasMVEFloat]; } multiclass MVE_VCVT_ff_halves { def bh : MVE_VCVT_ff<"vcvtb", suffix, op, 0b0>; def th : MVE_VCVT_ff<"vcvtt", suffix, op, 0b1>; } defm MVE_VCVTf16f32 : MVE_VCVT_ff_halves<"f16.f32", 0b0>; defm MVE_VCVTf32f16 : MVE_VCVT_ff_halves<"f32.f16", 0b1>; class MVE_VxCADD size, bit halve, list pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; bit rot; let Inst{28} = halve; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12} = rot; let Inst{8} = 0b1; let Inst{7} = Qn{3}; let Inst{0} = 0b0; } def MVE_VCADDi8 : MVE_VxCADD<"vcadd", "i8", 0b00, 0b1>; def MVE_VCADDi16 : MVE_VxCADD<"vcadd", "i16", 0b01, 0b1>; def MVE_VCADDi32 : MVE_VxCADD<"vcadd", "i32", 0b10, 0b1>; def MVE_VHCADDs8 : MVE_VxCADD<"vhcadd", "s8", 0b00, 0b0>; def MVE_VHCADDs16 : MVE_VxCADD<"vhcadd", "s16", 0b01, 0b0>; def MVE_VHCADDs32 : MVE_VxCADD<"vhcadd", "s32", 0b10, 0b0>; class MVE_VADCSBC pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; let Inst{28} = subtract; let Inst{21-20} = 0b11; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12} = I; let Inst{8} = 0b1; let Inst{7} = Qn{3}; let Inst{0} = 0b0; // Custom decoder method in order to add the FPSCR operand(s), which // Tablegen won't do right let DecoderMethod = "DecodeMVEVADCInstruction"; } def MVE_VADC : MVE_VADCSBC<"vadc", 0b0, 0b0, (ins cl_FPSCR_NZCV:$carryin)>; def MVE_VADCI : MVE_VADCSBC<"vadci", 0b1, 0b0, (ins)>; def MVE_VSBC : MVE_VADCSBC<"vsbc", 0b0, 0b1, (ins cl_FPSCR_NZCV:$carryin)>; def MVE_VSBCI : MVE_VADCSBC<"vsbci", 0b1, 0b1, (ins)>; class MVE_VQDMULL pattern=[]> : MVE_qDest_qSrc { bits<4> Qn; let Inst{28} = size; let Inst{21-20} = 0b11; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b0; let Inst{12} = T; let Inst{8} = 0b1; let Inst{7} = Qn{3}; let Inst{0} = 0b1; } multiclass MVE_VQDMULL_halves { def bh : MVE_VQDMULL<"vqdmullb", suffix, size, 0b0>; def th : MVE_VQDMULL<"vqdmullt", suffix, size, 0b1>; } defm MVE_VQDMULLs16 : MVE_VQDMULL_halves<"s16", 0b0>; defm MVE_VQDMULLs32 : MVE_VQDMULL_halves<"s32", 0b1>; // end of mve_qDest_qSrc // start of mve_qDest_rSrc class MVE_qr_base pattern=[]> : MVE_p { bits<4> Qd; bits<4> Qn; bits<4> Rm; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{19-17} = Qn{2-0}; let Inst{15-13} = Qd{2-0}; let Inst{11-9} = 0b111; let Inst{7} = Qn{3}; let Inst{6} = 0b1; let Inst{4} = 0b0; let Inst{3-0} = Rm{3-0}; } class MVE_qDest_rSrc pattern=[]> : MVE_qr_base<(outs MQPR:$Qd), (ins MQPR:$Qn, rGPR:$Rm), NoItinerary, iname, suffix, "$Qd, $Qn, $Rm", vpred_r, "", pattern>; class MVE_qDestSrc_rSrc pattern=[]> : MVE_qr_base<(outs MQPR:$Qd), (ins MQPR:$Qd_src, MQPR:$Qn, rGPR:$Rm), NoItinerary, iname, suffix, "$Qd, $Qn, $Rm", vpred_n, "$Qd = $Qd_src", pattern>; class MVE_qDest_single_rSrc pattern=[]> : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qd_src, rGPR:$Rm), NoItinerary, iname, suffix, "$Qd, $Rm", vpred_n, "$Qd = $Qd_src", pattern> { bits<4> Qd; bits<4> Rm; let Inst{22} = Qd{3}; let Inst{15-13} = Qd{2-0}; let Inst{3-0} = Rm{3-0}; } class MVE_VADDSUB_qr size, bit bit_5, bit bit_12, bit bit_16, bit bit_28, list pattern=[]> : MVE_qDest_rSrc { let Inst{28} = bit_28; let Inst{21-20} = size; let Inst{16} = bit_16; let Inst{12} = bit_12; let Inst{8} = 0b1; let Inst{5} = bit_5; } multiclass MVE_VADDSUB_qr_sizes pattern=[]> { def "8" : MVE_VADDSUB_qr; def "16" : MVE_VADDSUB_qr; def "32" : MVE_VADDSUB_qr; } defm MVE_VADD_qr_i : MVE_VADDSUB_qr_sizes<"vadd", "i", 0b0, 0b0, 0b1, 0b0>; defm MVE_VQADD_qr_s : MVE_VADDSUB_qr_sizes<"vqadd", "s", 0b1, 0b0, 0b0, 0b0>; defm MVE_VQADD_qr_u : MVE_VADDSUB_qr_sizes<"vqadd", "u", 0b1, 0b0, 0b0, 0b1>; defm MVE_VSUB_qr_i : MVE_VADDSUB_qr_sizes<"vsub", "i", 0b0, 0b1, 0b1, 0b0>; defm MVE_VQSUB_qr_s : MVE_VADDSUB_qr_sizes<"vqsub", "s", 0b1, 0b1, 0b0, 0b0>; defm MVE_VQSUB_qr_u : MVE_VADDSUB_qr_sizes<"vqsub", "u", 0b1, 0b1, 0b0, 0b1>; class MVE_VQDMULL_qr pattern=[]> : MVE_qDest_rSrc { let Inst{28} = size; let Inst{21-20} = 0b11; let Inst{16} = 0b0; let Inst{12} = T; let Inst{8} = 0b1; let Inst{5} = 0b1; } multiclass MVE_VQDMULL_qr_halves { def bh : MVE_VQDMULL_qr<"vqdmullb", suffix, size, 0b0>; def th : MVE_VQDMULL_qr<"vqdmullt", suffix, size, 0b1>; } defm MVE_VQDMULL_qr_s16 : MVE_VQDMULL_qr_halves<"s16", 0b0>; defm MVE_VQDMULL_qr_s32 : MVE_VQDMULL_qr_halves<"s32", 0b1>; class MVE_VxADDSUB_qr bits_21_20, bit subtract, list pattern=[]> : MVE_qDest_rSrc { let Inst{28} = bit_28; let Inst{21-20} = bits_21_20; let Inst{16} = 0b0; let Inst{12} = subtract; let Inst{8} = 0b1; let Inst{5} = 0b0; } def MVE_VHADD_qr_s8 : MVE_VxADDSUB_qr<"vhadd", "s8", 0b0, 0b00, 0b0>; def MVE_VHADD_qr_s16 : MVE_VxADDSUB_qr<"vhadd", "s16", 0b0, 0b01, 0b0>; def MVE_VHADD_qr_s32 : MVE_VxADDSUB_qr<"vhadd", "s32", 0b0, 0b10, 0b0>; def MVE_VHADD_qr_u8 : MVE_VxADDSUB_qr<"vhadd", "u8", 0b1, 0b00, 0b0>; def MVE_VHADD_qr_u16 : MVE_VxADDSUB_qr<"vhadd", "u16", 0b1, 0b01, 0b0>; def MVE_VHADD_qr_u32 : MVE_VxADDSUB_qr<"vhadd", "u32", 0b1, 0b10, 0b0>; def MVE_VHSUB_qr_s8 : MVE_VxADDSUB_qr<"vhsub", "s8", 0b0, 0b00, 0b1>; def MVE_VHSUB_qr_s16 : MVE_VxADDSUB_qr<"vhsub", "s16", 0b0, 0b01, 0b1>; def MVE_VHSUB_qr_s32 : MVE_VxADDSUB_qr<"vhsub", "s32", 0b0, 0b10, 0b1>; def MVE_VHSUB_qr_u8 : MVE_VxADDSUB_qr<"vhsub", "u8", 0b1, 0b00, 0b1>; def MVE_VHSUB_qr_u16 : MVE_VxADDSUB_qr<"vhsub", "u16", 0b1, 0b01, 0b1>; def MVE_VHSUB_qr_u32 : MVE_VxADDSUB_qr<"vhsub", "u32", 0b1, 0b10, 0b1>; let Predicates = [HasMVEFloat] in { def MVE_VADD_qr_f32 : MVE_VxADDSUB_qr<"vadd", "f32", 0b0, 0b11, 0b0>; def MVE_VADD_qr_f16 : MVE_VxADDSUB_qr<"vadd", "f16", 0b1, 0b11, 0b0>; def MVE_VSUB_qr_f32 : MVE_VxADDSUB_qr<"vsub", "f32", 0b0, 0b11, 0b1>; def MVE_VSUB_qr_f16 : MVE_VxADDSUB_qr<"vsub", "f16", 0b1, 0b11, 0b1>; } class MVE_VxSHL_qr size, bit bit_7, bit bit_17, list pattern=[]> : MVE_qDest_single_rSrc { let Inst{28} = U; let Inst{25-23} = 0b100; let Inst{21-20} = 0b11; let Inst{19-18} = size; let Inst{17} = bit_17; let Inst{16} = 0b1; let Inst{12-8} = 0b11110; let Inst{7} = bit_7; let Inst{6-4} = 0b110; } multiclass MVE_VxSHL_qr_types { def s8 : MVE_VxSHL_qr; def s16 : MVE_VxSHL_qr; def s32 : MVE_VxSHL_qr; def u8 : MVE_VxSHL_qr; def u16 : MVE_VxSHL_qr; def u32 : MVE_VxSHL_qr; } defm MVE_VSHL_qr : MVE_VxSHL_qr_types<"vshl", 0b0, 0b0>; defm MVE_VRSHL_qr : MVE_VxSHL_qr_types<"vrshl", 0b0, 0b1>; defm MVE_VQSHL_qr : MVE_VxSHL_qr_types<"vqshl", 0b1, 0b0>; defm MVE_VQRSHL_qr : MVE_VxSHL_qr_types<"vqrshl", 0b1, 0b1>; let Predicates = [HasMVEInt] in { def : Pat<(v4i32 (ARMvshlu (v4i32 MQPR:$Qm), (v4i32 (ARMvdup GPR:$Rm)))), (v4i32 (MVE_VSHL_qru32 (v4i32 MQPR:$Qm), GPR:$Rm))>; def : Pat<(v8i16 (ARMvshlu (v8i16 MQPR:$Qm), (v8i16 (ARMvdup GPR:$Rm)))), (v8i16 (MVE_VSHL_qru16 (v8i16 MQPR:$Qm), GPR:$Rm))>; def : Pat<(v16i8 (ARMvshlu (v16i8 MQPR:$Qm), (v16i8 (ARMvdup GPR:$Rm)))), (v16i8 (MVE_VSHL_qru8 (v16i8 MQPR:$Qm), GPR:$Rm))>; def : Pat<(v4i32 (ARMvshls (v4i32 MQPR:$Qm), (v4i32 (ARMvdup GPR:$Rm)))), (v4i32 (MVE_VSHL_qrs32 (v4i32 MQPR:$Qm), GPR:$Rm))>; def : Pat<(v8i16 (ARMvshls (v8i16 MQPR:$Qm), (v8i16 (ARMvdup GPR:$Rm)))), (v8i16 (MVE_VSHL_qrs16 (v8i16 MQPR:$Qm), GPR:$Rm))>; def : Pat<(v16i8 (ARMvshls (v16i8 MQPR:$Qm), (v16i8 (ARMvdup GPR:$Rm)))), (v16i8 (MVE_VSHL_qrs8 (v16i8 MQPR:$Qm), GPR:$Rm))>; } class MVE_VBRSR size, list pattern=[]> : MVE_qDest_rSrc { let Inst{28} = 0b1; let Inst{21-20} = size; let Inst{16} = 0b1; let Inst{12} = 0b1; let Inst{8} = 0b0; let Inst{5} = 0b1; } def MVE_VBRSR8 : MVE_VBRSR<"vbrsr", "8", 0b00>; def MVE_VBRSR16 : MVE_VBRSR<"vbrsr", "16", 0b01>; def MVE_VBRSR32 : MVE_VBRSR<"vbrsr", "32", 0b10>; class MVE_VMUL_qr_int size, list pattern=[]> : MVE_qDest_rSrc { let Inst{28} = 0b0; let Inst{21-20} = size; let Inst{16} = 0b1; let Inst{12} = 0b1; let Inst{8} = 0b0; let Inst{5} = 0b1; } def MVE_VMUL_qr_i8 : MVE_VMUL_qr_int<"vmul", "i8", 0b00>; def MVE_VMUL_qr_i16 : MVE_VMUL_qr_int<"vmul", "i16", 0b01>; def MVE_VMUL_qr_i32 : MVE_VMUL_qr_int<"vmul", "i32", 0b10>; class MVE_VxxMUL_qr bits_21_20, list pattern=[]> : MVE_qDest_rSrc { let Inst{28} = bit_28; let Inst{21-20} = bits_21_20; let Inst{16} = 0b1; let Inst{12} = 0b0; let Inst{8} = 0b0; let Inst{5} = 0b1; } def MVE_VQDMULH_qr_s8 : MVE_VxxMUL_qr<"vqdmulh", "s8", 0b0, 0b00>; def MVE_VQDMULH_qr_s16 : MVE_VxxMUL_qr<"vqdmulh", "s16", 0b0, 0b01>; def MVE_VQDMULH_qr_s32 : MVE_VxxMUL_qr<"vqdmulh", "s32", 0b0, 0b10>; def MVE_VQRDMULH_qr_s8 : MVE_VxxMUL_qr<"vqrdmulh", "s8", 0b1, 0b00>; def MVE_VQRDMULH_qr_s16 : MVE_VxxMUL_qr<"vqrdmulh", "s16", 0b1, 0b01>; def MVE_VQRDMULH_qr_s32 : MVE_VxxMUL_qr<"vqrdmulh", "s32", 0b1, 0b10>; let Predicates = [HasMVEFloat] in { def MVE_VMUL_qr_f16 : MVE_VxxMUL_qr<"vmul", "f16", 0b1, 0b11>; def MVE_VMUL_qr_f32 : MVE_VxxMUL_qr<"vmul", "f32", 0b0, 0b11>; } class MVE_VFMAMLA_qr bits_21_20, bit S, list pattern=[]> : MVE_qDestSrc_rSrc { let Inst{28} = bit_28; let Inst{21-20} = bits_21_20; let Inst{16} = 0b1; let Inst{12} = S; let Inst{8} = 0b0; let Inst{5} = 0b0; } def MVE_VMLA_qr_s8 : MVE_VFMAMLA_qr<"vmla", "s8", 0b0, 0b00, 0b0>; def MVE_VMLA_qr_s16 : MVE_VFMAMLA_qr<"vmla", "s16", 0b0, 0b01, 0b0>; def MVE_VMLA_qr_s32 : MVE_VFMAMLA_qr<"vmla", "s32", 0b0, 0b10, 0b0>; def MVE_VMLA_qr_u8 : MVE_VFMAMLA_qr<"vmla", "u8", 0b1, 0b00, 0b0>; def MVE_VMLA_qr_u16 : MVE_VFMAMLA_qr<"vmla", "u16", 0b1, 0b01, 0b0>; def MVE_VMLA_qr_u32 : MVE_VFMAMLA_qr<"vmla", "u32", 0b1, 0b10, 0b0>; def MVE_VMLAS_qr_s8 : MVE_VFMAMLA_qr<"vmlas", "s8", 0b0, 0b00, 0b1>; def MVE_VMLAS_qr_s16 : MVE_VFMAMLA_qr<"vmlas", "s16", 0b0, 0b01, 0b1>; def MVE_VMLAS_qr_s32 : MVE_VFMAMLA_qr<"vmlas", "s32", 0b0, 0b10, 0b1>; def MVE_VMLAS_qr_u8 : MVE_VFMAMLA_qr<"vmlas", "u8", 0b1, 0b00, 0b1>; def MVE_VMLAS_qr_u16 : MVE_VFMAMLA_qr<"vmlas", "u16", 0b1, 0b01, 0b1>; def MVE_VMLAS_qr_u32 : MVE_VFMAMLA_qr<"vmlas", "u32", 0b1, 0b10, 0b1>; let Predicates = [HasMVEFloat] in { def MVE_VFMA_qr_f16 : MVE_VFMAMLA_qr<"vfma", "f16", 0b1, 0b11, 0b0>; def MVE_VFMA_qr_f32 : MVE_VFMAMLA_qr<"vfma", "f32", 0b0, 0b11, 0b0>; def MVE_VFMA_qr_Sf16 : MVE_VFMAMLA_qr<"vfmas", "f16", 0b1, 0b11, 0b1>; def MVE_VFMA_qr_Sf32 : MVE_VFMAMLA_qr<"vfmas", "f32", 0b0, 0b11, 0b1>; } class MVE_VQDMLAH_qr size, bit bit_5, bit bit_12, list pattern=[]> : MVE_qDestSrc_rSrc { let Inst{28} = U; let Inst{21-20} = size; let Inst{16} = 0b0; let Inst{12} = bit_12; let Inst{8} = 0b0; let Inst{5} = bit_5; } multiclass MVE_VQDMLAH_qr_types { def s8 : MVE_VQDMLAH_qr; def s16 : MVE_VQDMLAH_qr; def s32 : MVE_VQDMLAH_qr; } defm MVE_VQDMLAH_qr : MVE_VQDMLAH_qr_types<"vqdmlah", 0b1, 0b0>; defm MVE_VQRDMLAH_qr : MVE_VQDMLAH_qr_types<"vqrdmlah", 0b0, 0b0>; defm MVE_VQDMLASH_qr : MVE_VQDMLAH_qr_types<"vqdmlash", 0b1, 0b1>; defm MVE_VQRDMLASH_qr : MVE_VQDMLAH_qr_types<"vqrdmlash", 0b0, 0b1>; class MVE_VxDUP size, bit bit_12, list pattern=[]> : MVE_p<(outs MQPR:$Qd, tGPREven:$Rn), (ins tGPREven:$Rn_src, MVE_VIDUP_imm:$imm), NoItinerary, iname, suffix, "$Qd, $Rn, $imm", vpred_r, "$Rn = $Rn_src", pattern> { bits<4> Qd; bits<4> Rn; bits<2> imm; let Inst{28} = 0b0; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{21-20} = size; let Inst{19-17} = Rn{3-1}; let Inst{16} = 0b1; let Inst{15-13} = Qd{2-0}; let Inst{12} = bit_12; let Inst{11-8} = 0b1111; let Inst{7} = imm{1}; let Inst{6-1} = 0b110111; let Inst{0} = imm{0}; } def MVE_VIDUPu8 : MVE_VxDUP<"vidup", "u8", 0b00, 0b0>; def MVE_VIDUPu16 : MVE_VxDUP<"vidup", "u16", 0b01, 0b0>; def MVE_VIDUPu32 : MVE_VxDUP<"vidup", "u32", 0b10, 0b0>; def MVE_VDDUPu8 : MVE_VxDUP<"vddup", "u8", 0b00, 0b1>; def MVE_VDDUPu16 : MVE_VxDUP<"vddup", "u16", 0b01, 0b1>; def MVE_VDDUPu32 : MVE_VxDUP<"vddup", "u32", 0b10, 0b1>; class MVE_VxWDUP size, bit bit_12, list pattern=[]> : MVE_p<(outs MQPR:$Qd, tGPREven:$Rn), (ins tGPREven:$Rn_src, tGPROdd:$Rm, MVE_VIDUP_imm:$imm), NoItinerary, iname, suffix, "$Qd, $Rn, $Rm, $imm", vpred_r, "$Rn = $Rn_src", pattern> { bits<4> Qd; bits<4> Rm; bits<4> Rn; bits<2> imm; let Inst{28} = 0b0; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{21-20} = size; let Inst{19-17} = Rn{3-1}; let Inst{16} = 0b1; let Inst{15-13} = Qd{2-0}; let Inst{12} = bit_12; let Inst{11-8} = 0b1111; let Inst{7} = imm{1}; let Inst{6-4} = 0b110; let Inst{3-1} = Rm{3-1}; let Inst{0} = imm{0}; } def MVE_VIWDUPu8 : MVE_VxWDUP<"viwdup", "u8", 0b00, 0b0>; def MVE_VIWDUPu16 : MVE_VxWDUP<"viwdup", "u16", 0b01, 0b0>; def MVE_VIWDUPu32 : MVE_VxWDUP<"viwdup", "u32", 0b10, 0b0>; def MVE_VDWDUPu8 : MVE_VxWDUP<"vdwdup", "u8", 0b00, 0b1>; def MVE_VDWDUPu16 : MVE_VxWDUP<"vdwdup", "u16", 0b01, 0b1>; def MVE_VDWDUPu32 : MVE_VxWDUP<"vdwdup", "u32", 0b10, 0b1>; class MVE_VCTP size, list pattern=[]> : MVE_p<(outs VCCR:$P0), (ins rGPR:$Rn), NoItinerary, "vctp", suffix, "$Rn", vpred_n, "", pattern> { bits<4> Rn; let Inst{28-27} = 0b10; let Inst{26-22} = 0b00000; let Inst{21-20} = size; let Inst{19-16} = Rn{3-0}; let Inst{15-11} = 0b11101; let Inst{10-0} = 0b00000000001; let Unpredictable{10-0} = 0b11111111111; let Constraints = ""; let DecoderMethod = "DecodeMveVCTP"; } def MVE_VCTP8 : MVE_VCTP<"8", 0b00>; def MVE_VCTP16 : MVE_VCTP<"16", 0b01>; def MVE_VCTP32 : MVE_VCTP<"32", 0b10>; def MVE_VCTP64 : MVE_VCTP<"64", 0b11>; // end of mve_qDest_rSrc // start of coproc mov class MVE_VMOV_64bit : MVE_VMOV_lane_base { bits<5> Rt; bits<5> Rt2; bits<4> Qd; bit idx; bit idx2; let Inst{31-23} = 0b111011000; let Inst{22} = Qd{3}; let Inst{21} = 0b0; let Inst{20} = to_qreg; let Inst{19-16} = Rt2{3-0}; let Inst{15-13} = Qd{2-0}; let Inst{12-5} = 0b01111000; let Inst{4} = idx2; let Inst{3-0} = Rt{3-0}; } // The assembly syntax for these instructions mentions the vector // register name twice, e.g. // // vmov q2[2], q2[0], r0, r1 // vmov r0, r1, q2[2], q2[0] // // which needs a bit of juggling with MC operand handling. // // For the move _into_ a vector register, the MC operand list also has // to mention the register name twice: once as the output, and once as // an extra input to represent where the unchanged half of the output // register comes from (when this instruction is used in code // generation). So we arrange that the first mention of the vector reg // in the instruction is considered by the AsmMatcher to be the output // ($Qd), and the second one is the input ($QdSrc). Binding them // together with the existing 'tie' constraint is enough to enforce at // register allocation time that they have to be the same register. // // For the move _from_ a vector register, there's no way to get round // the fact that both instances of that register name have to be // inputs. They have to be the same register again, but this time, we // can't use a tie constraint, because that has to be between an // output and an input operand. So this time, we have to arrange that // the q-reg appears just once in the MC operand list, in spite of // being mentioned twice in the asm syntax - which needs a custom // AsmMatchConverter. def MVE_VMOV_q_rr : MVE_VMOV_64bit<(outs MQPR:$Qd), (ins MQPR:$QdSrc, rGPR:$Rt, rGPR:$Rt2), 0b1, "$Qd$idx, $QdSrc$idx2, $Rt, $Rt2", "$Qd = $QdSrc"> { let DecoderMethod = "DecodeMVEVMOVDRegtoQ"; } def MVE_VMOV_rr_q : MVE_VMOV_64bit<(outs rGPR:$Rt, rGPR:$Rt2), (ins MQPR:$Qd), 0b0, "$Rt, $Rt2, $Qd$idx, $Qd$idx2", ""> { let DecoderMethod = "DecodeMVEVMOVQtoDReg"; let AsmMatchConverter = "cvtMVEVMOVQtoDReg"; } // end of coproc mov // start of MVE interleaving load/store // Base class for the family of interleaving/deinterleaving // load/stores with names like VLD20.8 and VST43.32. class MVE_vldst24_base stage, bits<2> size, bit load, dag Oops, dag loadIops, dag wbIops, string iname, string ops, string cstr, list pattern=[]> : MVE_MI { bits<4> VQd; bits<4> Rn; let Inst{31-22} = 0b1111110010; let Inst{21} = writeback; let Inst{20} = load; let Inst{19-16} = Rn; let Inst{15-13} = VQd{2-0}; let Inst{12-9} = 0b1111; let Inst{8-7} = size; let Inst{6-5} = stage; let Inst{4-1} = 0b0000; let Inst{0} = fourregs; let mayLoad = load; let mayStore = !eq(load,0); } // A parameter class used to encapsulate all the ways the writeback // variants of VLD20 and friends differ from the non-writeback ones. class MVE_vldst24_writeback { bit writeback = b; dag Oops = Oo; dag Iops = Io; string syntax = sy; string cstr = c; string id_suffix = n; } // Another parameter class that encapsulates the differences between VLD2x // and VLD4x. class MVE_vldst24_nvecs s, bit b, RegisterOperand vl> { int nvecs = n; list stages = s; bit bit0 = b; RegisterOperand VecList = vl; } // A third parameter class that distinguishes VLDnn.8 from .16 from .32. class MVE_vldst24_lanesize b> { int lanesize = i; bits<2> sizebits = b; } // A base class for each direction of transfer: one for load, one for // store. I can't make these a fourth independent parametric tuple // class, because they have to take the nvecs tuple class as a // parameter, in order to find the right VecList operand type. class MVE_vld24_base pat, bits<2> size, MVE_vldst24_writeback wb, string iname, list pattern=[]> : MVE_vldst24_base; class MVE_vst24_base pat, bits<2> size, MVE_vldst24_writeback wb, string iname, list pattern=[]> : MVE_vldst24_base; // Actually define all the interleaving loads and stores, by a series // of nested foreaches over number of vectors (VLD2/VLD4); stage // within one of those series (VLDx0/VLDx1/VLDx2/VLDx3); size of // vector lane; writeback or no writeback. foreach n = [MVE_vldst24_nvecs<2, [0,1], 0, VecList2Q>, MVE_vldst24_nvecs<4, [0,1,2,3], 1, VecList4Q>] in foreach stage = n.stages in foreach s = [MVE_vldst24_lanesize< 8, 0b00>, MVE_vldst24_lanesize<16, 0b01>, MVE_vldst24_lanesize<32, 0b10>] in foreach wb = [MVE_vldst24_writeback< 1, (outs rGPR:$wb), (ins t2_nosp_addr_offset_none:$Rn), "!", "$Rn.base = $wb", "_wb">, MVE_vldst24_writeback<0, (outs), (ins t2_addr_offset_none:$Rn)>] in { // For each case within all of those foreaches, define the actual // instructions. The def names are made by gluing together pieces // from all the parameter classes, and will end up being things like // MVE_VLD20_8 and MVE_VST43_16_wb. def "MVE_VLD" # n.nvecs # stage # "_" # s.lanesize # wb.id_suffix : MVE_vld24_base; def "MVE_VST" # n.nvecs # stage # "_" # s.lanesize # wb.id_suffix : MVE_vst24_base; } // end of MVE interleaving load/store // start of MVE predicable load/store // A parameter class for the direction of transfer. class MVE_ldst_direction { bit load = b; dag Oops = Oo; dag Iops = Io; string cstr = c; } def MVE_ld: MVE_ldst_direction<1, (outs MQPR:$Qd), (ins), ",@earlyclobber $Qd">; def MVE_st: MVE_ldst_direction<0, (outs), (ins MQPR:$Qd)>; // A parameter class for the size of memory access in a load. class MVE_memsz e, int s, AddrMode m, string mn, list types> { bits<2> encoding = e; // opcode bit(s) for encoding int shift = s; // shift applied to immediate load offset AddrMode AM = m; // For instruction aliases: define the complete list of type // suffixes at this size, and the canonical ones for loads and // stores. string MnemonicLetter = mn; int TypeBits = !shl(8, s); string CanonLoadSuffix = ".u" # TypeBits; string CanonStoreSuffix = "." # TypeBits; list suffixes = !foreach(letter, types, "." # letter # TypeBits); } // Instances of MVE_memsz. // // (memD doesn't need an AddrMode, because those are only for // contiguous loads, and memD is only used by gather/scatters.) def MVE_memB: MVE_memsz<0b00, 0, AddrModeT2_i7, "b", ["", "u", "s"]>; def MVE_memH: MVE_memsz<0b01, 1, AddrModeT2_i7s2, "h", ["", "u", "s", "f"]>; def MVE_memW: MVE_memsz<0b10, 2, AddrModeT2_i7s4, "w", ["", "u", "s", "f"]>; def MVE_memD: MVE_memsz<0b11, 3, ?, "d", ["", "u", "s", "f"]>; // This is the base class for all the MVE loads and stores other than // the interleaving ones. All the non-interleaving loads/stores share // the characteristic that they operate on just one vector register, // so they are VPT-predicable. // // The predication operand is vpred_n, for both loads and stores. For // store instructions, the reason is obvious: if there is no output // register, there can't be a need for an input parameter giving the // output register's previous value. Load instructions also don't need // that input parameter, because unlike MVE data processing // instructions, predicated loads are defined to set the inactive // lanes of the output register to zero, instead of preserving their // input values. class MVE_VLDRSTR_base pattern=[]> : MVE_p { bits<3> Qd; let Inst{28} = U; let Inst{25} = 0b0; let Inst{24} = P; let Inst{22} = 0b0; let Inst{21} = W; let Inst{20} = dir.load; let Inst{15-13} = Qd{2-0}; let Inst{12} = opc; let Inst{11-9} = 0b111; let mayLoad = dir.load; let mayStore = !eq(dir.load,0); } // Contiguous load and store instructions. These come in two main // categories: same-size loads/stores in which 128 bits of vector // register is transferred to or from 128 bits of memory in the most // obvious way, and widening loads / narrowing stores, in which the // size of memory accessed is less than the size of a vector register, // so the load instructions sign- or zero-extend each memory value // into a wider vector lane, and the store instructions truncate // correspondingly. // // The instruction mnemonics for these two classes look reasonably // similar, but the actual encodings are different enough to need two // separate base classes. // Contiguous, same size class MVE_VLDRSTR_cs : MVE_VLDRSTR_base { bits<12> addr; let Inst{23} = addr{7}; let Inst{19-16} = addr{11-8}; let Inst{8-7} = memsz.encoding; let Inst{6-0} = addr{6-0}; } // Contiguous, widening/narrowing class MVE_VLDRSTR_cw size, dag oops, dag iops, string asm, string suffix, IndexMode im, string ops, string cstr> : MVE_VLDRSTR_base { bits<11> addr; let Inst{23} = addr{7}; let Inst{19} = memsz.encoding{0}; // enough to tell 16- from 32-bit let Inst{18-16} = addr{10-8}; let Inst{8-7} = size; let Inst{6-0} = addr{6-0}; let IM = im; } // Multiclass wrapper on each of the _cw and _cs base classes, to // generate three writeback modes (none, preindex, postindex). multiclass MVE_VLDRSTR_cw_m size> { let AM = memsz.AM in { def "" : MVE_VLDRSTR_cw< dir, memsz, U, 1, 0, size, dir.Oops, !con(dir.Iops, (ins taddrmode_imm7:$addr)), asm, suffix, IndexModeNone, "$Qd, $addr", "">; def _pre : MVE_VLDRSTR_cw< dir, memsz, U, 1, 1, size, !con((outs tGPR:$wb), dir.Oops), !con(dir.Iops, (ins taddrmode_imm7:$addr)), asm, suffix, IndexModePre, "$Qd, $addr!", "$addr.base = $wb"> { let DecoderMethod = "DecodeMVE_MEM_1_pre<"#memsz.shift#">"; } def _post : MVE_VLDRSTR_cw< dir, memsz, U, 0, 1, size, !con((outs tGPR:$wb), dir.Oops), !con(dir.Iops, (ins t_addr_offset_none:$Rn, t2am_imm7_offset:$addr)), asm, suffix, IndexModePost, "$Qd, $Rn$addr", "$Rn.base = $wb"> { bits<4> Rn; let Inst{18-16} = Rn{2-0}; } } } multiclass MVE_VLDRSTR_cs_m { let AM = memsz.AM in { def "" : MVE_VLDRSTR_cs< dir, memsz, 1, 0, dir.Oops, !con(dir.Iops, (ins t2addrmode_imm7:$addr)), asm, suffix, IndexModeNone, "$Qd, $addr", "">; def _pre : MVE_VLDRSTR_cs< dir, memsz, 1, 1, !con((outs rGPR:$wb), dir.Oops), !con(dir.Iops, (ins t2addrmode_imm7_pre:$addr)), asm, suffix, IndexModePre, "$Qd, $addr!", "$addr.base = $wb"> { let DecoderMethod = "DecodeMVE_MEM_2_pre<"#memsz.shift#">"; } def _post : MVE_VLDRSTR_cs< dir, memsz, 0, 1, !con((outs rGPR:$wb), dir.Oops), // We need an !if here to select the base register class, // because it's legal to write back to SP in a load of this // type, but not in a store. !con(dir.Iops, (ins !if(dir.load, t2_addr_offset_none, t2_nosp_addr_offset_none):$Rn, t2am_imm7_offset:$addr)), asm, suffix, IndexModePost, "$Qd, $Rn$addr", "$Rn.base = $wb"> { bits<4> Rn; let Inst{19-16} = Rn{3-0}; } } } // Now actually declare all the contiguous load/stores, via those // multiclasses. The instruction ids coming out of this are the bare // names shown in the defm, with _pre or _post appended for writeback, // e.g. MVE_VLDRBS16, MVE_VSTRB16_pre, MVE_VSTRHU16_post. defm MVE_VLDRBS16: MVE_VLDRSTR_cw_m; defm MVE_VLDRBS32: MVE_VLDRSTR_cw_m; defm MVE_VLDRBU16: MVE_VLDRSTR_cw_m; defm MVE_VLDRBU32: MVE_VLDRSTR_cw_m; defm MVE_VLDRHS32: MVE_VLDRSTR_cw_m; defm MVE_VLDRHU32: MVE_VLDRSTR_cw_m; defm MVE_VLDRBU8: MVE_VLDRSTR_cs_m; defm MVE_VLDRHU16: MVE_VLDRSTR_cs_m; defm MVE_VLDRWU32: MVE_VLDRSTR_cs_m; defm MVE_VSTRB16: MVE_VLDRSTR_cw_m; defm MVE_VSTRB32: MVE_VLDRSTR_cw_m; defm MVE_VSTRH32: MVE_VLDRSTR_cw_m; defm MVE_VSTRBU8 : MVE_VLDRSTR_cs_m; defm MVE_VSTRHU16: MVE_VLDRSTR_cs_m; defm MVE_VSTRWU32: MVE_VLDRSTR_cs_m; // Gather loads / scatter stores whose address operand is of the form // [Rn,Qm], i.e. a single GPR as the common base address, plus a // vector of offset from it. ('Load/store this sequence of elements of // the same array.') // // Like the contiguous family, these loads and stores can widen the // loaded values / truncate the stored ones, or they can just // load/store the same size of memory and vector lane. But unlike the // contiguous family, there's no particular difference in encoding // between those two cases. // // This family also comes with the option to scale the offset values // in Qm by the size of the loaded memory (i.e. to treat them as array // indices), or not to scale them (to treat them as plain byte offsets // in memory, so that perhaps the loaded values are unaligned). The // scaled instructions' address operand in assembly looks like // [Rn,Qm,UXTW #2] or similar. // Base class. class MVE_VLDRSTR_rq size, bit os, string asm, string suffix, int shift> : MVE_VLDRSTR_base:$addr)), asm, suffix, "$Qd, $addr", dir.cstr> { bits<7> addr; let Inst{23} = 0b1; let Inst{19-16} = addr{6-3}; let Inst{8-7} = size; let Inst{6} = memsz.encoding{1}; let Inst{5} = 0; let Inst{4} = memsz.encoding{0}; let Inst{3-1} = addr{2-0}; let Inst{0} = os; } // Multiclass that defines the scaled and unscaled versions of an // instruction, when the memory size is wider than a byte. The scaled // version gets the default name like MVE_VLDRBU16_rq; the unscaled / // potentially unaligned version gets a "_u" suffix, e.g. // MVE_VLDRBU16_rq_u. multiclass MVE_VLDRSTR_rq_w size> { def _u : MVE_VLDRSTR_rq; def "" : MVE_VLDRSTR_rq; } // Subclass of MVE_VLDRSTR_rq with the same API as that multiclass, // for use when the memory size is one byte, so there's no 'scaled' // version of the instruction at all. (This is encoded as if it were // unscaled, but named in the default way with no _u suffix.) class MVE_VLDRSTR_rq_b size> : MVE_VLDRSTR_rq; // Actually define all the loads and stores in this family. def MVE_VLDRBU8_rq : MVE_VLDRSTR_rq_b; def MVE_VLDRBU16_rq: MVE_VLDRSTR_rq_b; def MVE_VLDRBS16_rq: MVE_VLDRSTR_rq_b; def MVE_VLDRBU32_rq: MVE_VLDRSTR_rq_b; def MVE_VLDRBS32_rq: MVE_VLDRSTR_rq_b; defm MVE_VLDRHU16_rq: MVE_VLDRSTR_rq_w; defm MVE_VLDRHU32_rq: MVE_VLDRSTR_rq_w; defm MVE_VLDRHS32_rq: MVE_VLDRSTR_rq_w; defm MVE_VLDRWU32_rq: MVE_VLDRSTR_rq_w; defm MVE_VLDRDU64_rq: MVE_VLDRSTR_rq_w; def MVE_VSTRB8_rq : MVE_VLDRSTR_rq_b; def MVE_VSTRB16_rq : MVE_VLDRSTR_rq_b; def MVE_VSTRB32_rq : MVE_VLDRSTR_rq_b; defm MVE_VSTRH16_rq : MVE_VLDRSTR_rq_w; defm MVE_VSTRH32_rq : MVE_VLDRSTR_rq_w; defm MVE_VSTRW32_rq : MVE_VLDRSTR_rq_w; defm MVE_VSTRD64_rq : MVE_VLDRSTR_rq_w; // Gather loads / scatter stores whose address operand is of the form // [Qm,#imm], i.e. a vector containing a full base address for each // loaded item, plus an immediate offset applied consistently to all // of them. ('Load/store the same field from this vector of pointers // to a structure type.') // // This family requires the vector lane size to be at least 32 bits // (so there's room for an address in each lane at all). It has no // widening/narrowing variants. But it does support preindex // writeback, in which the address vector is updated to hold the // addresses actually loaded from. // Base class. class MVE_VLDRSTR_qi : MVE_VLDRSTR_base:$addr)), asm, suffix, "$Qd, $addr" # wbAsm, cstr # dir.cstr> { bits<11> addr; let Inst{23} = addr{7}; let Inst{19-17} = addr{10-8}; let Inst{16} = 0; let Inst{8} = memsz.encoding{0}; // enough to distinguish 32- from 64-bit let Inst{7} = 0; let Inst{6-0} = addr{6-0}; } // Multiclass that generates the non-writeback and writeback variants. multiclass MVE_VLDRSTR_qi_m { def "" : MVE_VLDRSTR_qi; def _pre : MVE_VLDRSTR_qi { let DecoderMethod="DecodeMVE_MEM_3_pre<"#memsz.shift#">"; } } // Actual instruction definitions. defm MVE_VLDRWU32_qi: MVE_VLDRSTR_qi_m; defm MVE_VLDRDU64_qi: MVE_VLDRSTR_qi_m; defm MVE_VSTRW32_qi: MVE_VLDRSTR_qi_m; defm MVE_VSTRD64_qi: MVE_VLDRSTR_qi_m; // Define aliases for all the instructions where memory size and // vector lane size are the same. These are mnemonic aliases, so they // apply consistently across all of the above families - contiguous // loads, and both the rq and qi types of gather/scatter. // // Rationale: As long as you're loading (for example) 16-bit memory // values into 16-bit vector lanes, you can think of them as signed or // unsigned integers, fp16 or just raw 16-bit blobs and it makes no // difference. So we permit all of vldrh.16, vldrh.u16, vldrh.s16, // vldrh.f16 and treat them all as equivalent to the canonical // spelling (which happens to be .u16 for loads, and just .16 for // stores). foreach vpt_cond = ["", "t", "e"] in foreach memsz = [MVE_memB, MVE_memH, MVE_memW, MVE_memD] in foreach suffix = memsz.suffixes in { // These foreaches are conceptually ifs, implemented by iterating a // dummy variable over a list with 0 or 1 elements depending on the // condition. The idea is to iterate over _nearly_ all the suffixes // in memsz.suffixes, but omit the one we want all the others to alias. foreach _ = !if(!ne(suffix, memsz.CanonLoadSuffix), [1], []) in def : MnemonicAlias< "vldr" # memsz.MnemonicLetter # vpt_cond # suffix, "vldr" # memsz.MnemonicLetter # vpt_cond # memsz.CanonLoadSuffix>; foreach _ = !if(!ne(suffix, memsz.CanonStoreSuffix), [1], []) in def : MnemonicAlias< "vstr" # memsz.MnemonicLetter # vpt_cond # suffix, "vstr" # memsz.MnemonicLetter # vpt_cond # memsz.CanonStoreSuffix>; } // end of MVE predicable load/store class MVE_VPT size, dag iops, string asm, list pattern=[]> : MVE_MI<(outs ), iops, NoItinerary, !strconcat("vpt", "${Mk}", ".", suffix), asm, "", pattern> { bits<3> fc; bits<4> Mk; bits<3> Qn; let Inst{31-23} = 0b111111100; let Inst{22} = Mk{3}; let Inst{21-20} = size; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b1; let Inst{15-13} = Mk{2-0}; let Inst{12} = fc{2}; let Inst{11-8} = 0b1111; let Inst{7} = fc{0}; let Inst{4} = 0b0; let Defs = [VPR, P0]; } class MVE_VPTt1 size, dag iops> : MVE_VPT { bits<4> Qm; bits<4> Mk; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; let Inst{0} = fc{1}; } class MVE_VPTt1i size> : MVE_VPTt1 { let Inst{12} = 0b0; let Inst{0} = 0b0; } def MVE_VPTv4i32 : MVE_VPTt1i<"i32", 0b10>; def MVE_VPTv8i16 : MVE_VPTt1i<"i16", 0b01>; def MVE_VPTv16i8 : MVE_VPTt1i<"i8", 0b00>; class MVE_VPTt1u size> : MVE_VPTt1 { let Inst{12} = 0b0; let Inst{0} = 0b1; } def MVE_VPTv4u32 : MVE_VPTt1u<"u32", 0b10>; def MVE_VPTv8u16 : MVE_VPTt1u<"u16", 0b01>; def MVE_VPTv16u8 : MVE_VPTt1u<"u8", 0b00>; class MVE_VPTt1s size> : MVE_VPTt1 { let Inst{12} = 0b1; } def MVE_VPTv4s32 : MVE_VPTt1s<"s32", 0b10>; def MVE_VPTv8s16 : MVE_VPTt1s<"s16", 0b01>; def MVE_VPTv16s8 : MVE_VPTt1s<"s8", 0b00>; class MVE_VPTt2 size, dag iops> : MVE_VPT { bits<4> Rm; bits<3> fc; bits<4> Mk; let Inst{6} = 0b1; let Inst{5} = fc{1}; let Inst{3-0} = Rm{3-0}; } class MVE_VPTt2i size> : MVE_VPTt2 { let Inst{12} = 0b0; let Inst{5} = 0b0; } def MVE_VPTv4i32r : MVE_VPTt2i<"i32", 0b10>; def MVE_VPTv8i16r : MVE_VPTt2i<"i16", 0b01>; def MVE_VPTv16i8r : MVE_VPTt2i<"i8", 0b00>; class MVE_VPTt2u size> : MVE_VPTt2 { let Inst{12} = 0b0; let Inst{5} = 0b1; } def MVE_VPTv4u32r : MVE_VPTt2u<"u32", 0b10>; def MVE_VPTv8u16r : MVE_VPTt2u<"u16", 0b01>; def MVE_VPTv16u8r : MVE_VPTt2u<"u8", 0b00>; class MVE_VPTt2s size> : MVE_VPTt2 { let Inst{12} = 0b1; } def MVE_VPTv4s32r : MVE_VPTt2s<"s32", 0b10>; def MVE_VPTv8s16r : MVE_VPTt2s<"s16", 0b01>; def MVE_VPTv16s8r : MVE_VPTt2s<"s8", 0b00>; class MVE_VPTf pattern=[]> : MVE_MI<(outs ), iops, NoItinerary, !strconcat("vpt", "${Mk}", ".", suffix), asm, "", pattern> { bits<3> fc; bits<4> Mk; bits<3> Qn; let Inst{31-29} = 0b111; let Inst{28} = size; let Inst{27-23} = 0b11100; let Inst{22} = Mk{3}; let Inst{21-20} = 0b11; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b1; let Inst{15-13} = Mk{2-0}; let Inst{12} = fc{2}; let Inst{11-8} = 0b1111; let Inst{7} = fc{0}; let Inst{4} = 0b0; let Defs = [P0]; let Predicates = [HasMVEFloat]; } class MVE_VPTft1 : MVE_VPTf { bits<3> fc; bits<4> Qm; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{3-1} = Qm{2-0}; let Inst{0} = fc{1}; } def MVE_VPTv4f32 : MVE_VPTft1<"f32", 0b0>; def MVE_VPTv8f16 : MVE_VPTft1<"f16", 0b1>; class MVE_VPTft2 : MVE_VPTf { bits<3> fc; bits<4> Rm; let Inst{6} = 0b1; let Inst{5} = fc{1}; let Inst{3-0} = Rm{3-0}; } def MVE_VPTv4f32r : MVE_VPTft2<"f32", 0b0>; def MVE_VPTv8f16r : MVE_VPTft2<"f16", 0b1>; def MVE_VPST : MVE_MI<(outs ), (ins vpt_mask:$Mk), NoItinerary, !strconcat("vpst", "${Mk}"), "", "", []> { bits<4> Mk; let Inst{31-23} = 0b111111100; let Inst{22} = Mk{3}; let Inst{21-16} = 0b110001; let Inst{15-13} = Mk{2-0}; let Inst{12-0} = 0b0111101001101; let Unpredictable{12} = 0b1; let Unpredictable{7} = 0b1; let Unpredictable{5} = 0b1; let Defs = [P0]; } def MVE_VPSEL : MVE_p<(outs MQPR:$Qd), (ins MQPR:$Qn, MQPR:$Qm), NoItinerary, "vpsel", "", "$Qd, $Qn, $Qm", vpred_n, "", []> { bits<4> Qn; bits<4> Qd; bits<4> Qm; let Inst{28} = 0b1; let Inst{25-23} = 0b100; let Inst{22} = Qd{3}; let Inst{21-20} = 0b11; let Inst{19-17} = Qn{2-0}; let Inst{16} = 0b1; let Inst{15-13} = Qd{2-0}; let Inst{12-9} = 0b0111; let Inst{8} = 0b1; let Inst{7} = Qn{3}; let Inst{6} = 0b0; let Inst{5} = Qm{3}; let Inst{4} = 0b0; let Inst{3-1} = Qm{2-0}; let Inst{0} = 0b1; } foreach suffix = ["s8", "s16", "s32", "u8", "u16", "u32", "i8", "i16", "i32", "f16", "f32"] in def : MVEInstAlias<"vpsel${vp}." # suffix # "\t$Qd, $Qn, $Qm", (MVE_VPSEL MQPR:$Qd, MQPR:$Qn, MQPR:$Qm, vpred_n:$vp)>; def MVE_VPNOT : MVE_p<(outs), (ins), NoItinerary, "vpnot", "", "", vpred_n, "", []> { let Inst{31-0} = 0b11111110001100010000111101001101; let Unpredictable{19-17} = 0b111; let Unpredictable{12} = 0b1; let Unpredictable{7} = 0b1; let Unpredictable{5} = 0b1; let Defs = [P0]; let Uses = [P0]; let Constraints = ""; } class MVE_loltp_start size> : t2LOL<(outs GPRlr:$LR), iops, asm, ops> { bits<4> Rn; let Predicates = [HasMVEInt]; let Inst{22} = 0b0; let Inst{21-20} = size; let Inst{19-16} = Rn{3-0}; let Inst{12} = 0b0; } class MVE_DLSTP size> : MVE_loltp_start<(ins rGPR:$Rn), asm, "$LR, $Rn", size> { let Inst{13} = 0b1; let Inst{11-1} = 0b00000000000; let Unpredictable{10-1} = 0b1111111111; } class MVE_WLSTP size> : MVE_loltp_start<(ins rGPR:$Rn, wlslabel_u11:$label), asm, "$LR, $Rn, $label", size> { bits<11> label; let Inst{13} = 0b0; let Inst{11} = label{0}; let Inst{10-1} = label{10-1}; } def MVE_DLSTP_8 : MVE_DLSTP<"dlstp.8", 0b00>; def MVE_DLSTP_16 : MVE_DLSTP<"dlstp.16", 0b01>; def MVE_DLSTP_32 : MVE_DLSTP<"dlstp.32", 0b10>; def MVE_DLSTP_64 : MVE_DLSTP<"dlstp.64", 0b11>; def MVE_WLSTP_8 : MVE_WLSTP<"wlstp.8", 0b00>; def MVE_WLSTP_16 : MVE_WLSTP<"wlstp.16", 0b01>; def MVE_WLSTP_32 : MVE_WLSTP<"wlstp.32", 0b10>; def MVE_WLSTP_64 : MVE_WLSTP<"wlstp.64", 0b11>; class MVE_loltp_end : t2LOL { let Predicates = [HasMVEInt]; let Inst{22-21} = 0b00; let Inst{19-16} = 0b1111; let Inst{12} = 0b0; } def MVE_LETP : MVE_loltp_end<(outs GPRlr:$LRout), (ins GPRlr:$LRin, lelabel_u11:$label), "letp", "$LRin, $label"> { bits<11> label; let Inst{20} = 0b1; let Inst{13} = 0b0; let Inst{11} = label{0}; let Inst{10-1} = label{10-1}; } def MVE_LCTP : MVE_loltp_end<(outs), (ins pred:$p), "lctp${p}", ""> { let Inst{20} = 0b0; let Inst{13} = 0b1; let Inst{11-1} = 0b00000000000; let Unpredictable{21-20} = 0b11; let Unpredictable{11-1} = 0b11111111111; } //===----------------------------------------------------------------------===// // Patterns //===----------------------------------------------------------------------===// class MVE_unpred_vector_store_typed : Pat<(StoreKind (Ty MQPR:$val), t2addrmode_imm7:$addr), (RegImmInst (Ty MQPR:$val), t2addrmode_imm7:$addr)>; multiclass MVE_unpred_vector_store { def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; } class MVE_unpred_vector_load_typed : Pat<(Ty (LoadKind t2addrmode_imm7:$addr)), (Ty (RegImmInst t2addrmode_imm7:$addr))>; multiclass MVE_unpred_vector_load { def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; } let Predicates = [HasMVEInt, IsLE] in { defm : MVE_unpred_vector_store; defm : MVE_unpred_vector_store; defm : MVE_unpred_vector_store; defm : MVE_unpred_vector_load; defm : MVE_unpred_vector_load; defm : MVE_unpred_vector_load; def : Pat<(v16i1 (load t2addrmode_imm7<2>:$addr)), (v16i1 (VLDR_P0_off t2addrmode_imm7<2>:$addr))>; def : Pat<(v8i1 (load t2addrmode_imm7<2>:$addr)), (v8i1 (VLDR_P0_off t2addrmode_imm7<2>:$addr))>; def : Pat<(v4i1 (load t2addrmode_imm7<2>:$addr)), (v4i1 (VLDR_P0_off t2addrmode_imm7<2>:$addr))>; } let Predicates = [HasMVEInt, IsBE] in { def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_store_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; def : MVE_unpred_vector_load_typed; } // Widening/Narrowing Loads/Stores let Predicates = [HasMVEInt] in { def : Pat<(truncstorevi8 (v8i16 MQPR:$val), t2addrmode_imm7<1>:$addr), (MVE_VSTRB16 MQPR:$val, t2addrmode_imm7<1>:$addr)>; def : Pat<(truncstorevi8 (v4i32 MQPR:$val), t2addrmode_imm7<1>:$addr), (MVE_VSTRB32 MQPR:$val, t2addrmode_imm7<1>:$addr)>; def : Pat<(truncstorevi16 (v4i32 MQPR:$val), t2addrmode_imm7<2>:$addr), (MVE_VSTRH32 MQPR:$val, t2addrmode_imm7<2>:$addr)>; } multiclass MVEExtLoad { def _Any : Pat<(!cast("v" # DestLanes # "i" # DestElemBits) (!cast("extloadvi" # SrcElemBits) am:$addr)), (!cast("MVE_VLDR" # SrcElemType # "U" # DestElemBits) am:$addr)>; def _Z : Pat<(!cast("v" # DestLanes # "i" # DestElemBits) (!cast("zextloadvi" # SrcElemBits) am:$addr)), (!cast("MVE_VLDR" # SrcElemType # "U" # DestElemBits) am:$addr)>; def _S : Pat<(!cast("v" # DestLanes # "i" # DestElemBits) (!cast("sextloadvi" # SrcElemBits) am:$addr)), (!cast("MVE_VLDR" # SrcElemType # "S" # DestElemBits) am:$addr)>; } let Predicates = [HasMVEInt] in { defm : MVEExtLoad<"4", "32", "8", "B", t2addrmode_imm7<1>>; defm : MVEExtLoad<"8", "16", "8", "B", t2addrmode_imm7<1>>; defm : MVEExtLoad<"4", "32", "16", "H", t2addrmode_imm7<2>>; } // Bit convert patterns let Predicates = [HasMVEInt] in { def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v8f16 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v8i16 QPR:$src))), (v8f16 QPR:$src)>; } let Predicates = [IsLE,HasMVEInt] in { def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2f64 (bitconvert (v8f16 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v8f16 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v8f16 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v8f16 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v2f64 QPR:$src))), (v8f16 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v2i64 QPR:$src))), (v8f16 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v4f32 QPR:$src))), (v8f16 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v4i32 QPR:$src))), (v8f16 QPR:$src)>; def : Pat<(v8f16 (bitconvert (v16i8 QPR:$src))), (v8f16 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v8f16 QPR:$src))), (v16i8 QPR:$src)>; def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; }