//===--- RISCV.h - Declare RISC-V target feature support --------*- C++ -*-===// // // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. // See https://llvm.org/LICENSE.txt for license information. // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception // //===----------------------------------------------------------------------===// // // This file declares RISC-V TargetInfo objects. // //===----------------------------------------------------------------------===// #ifndef LLVM_CLANG_LIB_BASIC_TARGETS_RISCV_H #define LLVM_CLANG_LIB_BASIC_TARGETS_RISCV_H #include "clang/Basic/TargetInfo.h" #include "clang/Basic/TargetOptions.h" #include "llvm/Support/Compiler.h" #include "llvm/TargetParser/RISCVISAInfo.h" #include "llvm/TargetParser/Triple.h" #include namespace clang { namespace targets { // RISC-V Target class RISCVTargetInfo : public TargetInfo { protected: std::string ABI, CPU; std::unique_ptr ISAInfo; private: bool FastScalarUnalignedAccess; bool HasExperimental = false; public: RISCVTargetInfo(const llvm::Triple &Triple, const TargetOptions &) : TargetInfo(Triple) { BFloat16Width = 16; BFloat16Align = 16; BFloat16Format = &llvm::APFloat::BFloat(); LongDoubleWidth = 128; LongDoubleAlign = 128; LongDoubleFormat = &llvm::APFloat::IEEEquad(); SuitableAlign = 128; WCharType = SignedInt; WIntType = UnsignedInt; HasRISCVVTypes = true; MCountName = "_mcount"; HasFloat16 = true; HasStrictFP = true; } bool setCPU(const std::string &Name) override { if (!isValidCPUName(Name)) return false; CPU = Name; return true; } StringRef getABI() const override { return ABI; } void getTargetDefines(const LangOptions &Opts, MacroBuilder &Builder) const override; ArrayRef getTargetBuiltins() const override; BuiltinVaListKind getBuiltinVaListKind() const override { return TargetInfo::VoidPtrBuiltinVaList; } std::string_view getClobbers() const override { return ""; } StringRef getConstraintRegister(StringRef Constraint, StringRef Expression) const override { return Expression; } ArrayRef getGCCRegNames() const override; int getEHDataRegisterNumber(unsigned RegNo) const override { if (RegNo == 0) return 10; else if (RegNo == 1) return 11; else return -1; } ArrayRef getGCCRegAliases() const override; bool validateAsmConstraint(const char *&Name, TargetInfo::ConstraintInfo &Info) const override; std::string convertConstraint(const char *&Constraint) const override; bool initFeatureMap(llvm::StringMap &Features, DiagnosticsEngine &Diags, StringRef CPU, const std::vector &FeaturesVec) const override; std::optional> getVScaleRange(const LangOptions &LangOpts) const override; bool hasFeature(StringRef Feature) const override; bool handleTargetFeatures(std::vector &Features, DiagnosticsEngine &Diags) override; bool hasBitIntType() const override { return true; } bool hasBFloat16Type() const override { return true; } CallingConvCheckResult checkCallingConvention(CallingConv CC) const override; bool useFP16ConversionIntrinsics() const override { return false; } bool isValidCPUName(StringRef Name) const override; void fillValidCPUList(SmallVectorImpl &Values) const override; bool isValidTuneCPUName(StringRef Name) const override; void fillValidTuneCPUList(SmallVectorImpl &Values) const override; bool supportsTargetAttributeTune() const override { return true; } ParsedTargetAttr parseTargetAttr(StringRef Str) const override; std::pair hardwareInterferenceSizes() const override { return std::make_pair(32, 32); } }; class LLVM_LIBRARY_VISIBILITY RISCV32TargetInfo : public RISCVTargetInfo { public: RISCV32TargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts) : RISCVTargetInfo(Triple, Opts) { IntPtrType = SignedInt; PtrDiffType = SignedInt; SizeType = UnsignedInt; resetDataLayout("e-m:e-p:32:32-i64:64-n32-S128"); } bool setABI(const std::string &Name) override { if (Name == "ilp32e") { ABI = Name; resetDataLayout("e-m:e-p:32:32-i64:64-n32-S32"); return true; } if (Name == "ilp32" || Name == "ilp32f" || Name == "ilp32d") { ABI = Name; return true; } return false; } void setMaxAtomicWidth() override { MaxAtomicPromoteWidth = 128; if (ISAInfo->hasExtension("a")) MaxAtomicInlineWidth = 32; } }; class LLVM_LIBRARY_VISIBILITY RISCV64TargetInfo : public RISCVTargetInfo { public: RISCV64TargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts) : RISCVTargetInfo(Triple, Opts) { LongWidth = LongAlign = PointerWidth = PointerAlign = 64; IntMaxType = Int64Type = SignedLong; resetDataLayout("e-m:e-p:64:64-i64:64-i128:128-n32:64-S128"); } bool setABI(const std::string &Name) override { if (Name == "lp64e") { ABI = Name; resetDataLayout("e-m:e-p:64:64-i64:64-i128:128-n32:64-S64"); return true; } if (Name == "lp64" || Name == "lp64f" || Name == "lp64d") { ABI = Name; return true; } return false; } void setMaxAtomicWidth() override { MaxAtomicPromoteWidth = 128; if (ISAInfo->hasExtension("a")) MaxAtomicInlineWidth = 64; } }; } // namespace targets } // namespace clang #endif // LLVM_CLANG_LIB_BASIC_TARGETS_RISCV_H