Lines Matching +full:cfgr +full:- +full:clk
1 // SPDX-License-Identifier: GPL-2.0-only
5 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
10 #include <linux/clk.h>
11 #include <linux/clk-provider.h>
136 #define I2S_CGFR_I2SDIV_MAX ((1 << (I2S_CGFR_I2SDIV_BIT_H -\
137 I2S_CGFR_I2SDIV_SHIFT)) - 1)
198 #define STM32_I2S_IS_MASTER(x) ((x)->ms_flg == I2S_MS_MASTER)
199 #define STM32_I2S_IS_SLAVE(x) ((x)->ms_flg == I2S_MS_SLAVE)
208 * struct stm32_i2s_data - private data of I2S
244 struct clk *i2sclk;
245 struct clk *i2smclk;
246 struct clk *pclk;
247 struct clk *x8kclk;
248 struct clk *x11kclk;
266 * struct stm32_i2s_conf - I2S configuration
303 dev_dbg(&i2s->pdev->dev, "Divider: 2*%d(div)+%d(odd) = %d\n", in stm32_i2s_calc_clk_div()
309 dev_err(&i2s->pdev->dev, "Wrong divider setting\n"); in stm32_i2s_calc_clk_div()
310 return -EINVAL; in stm32_i2s_calc_clk_div()
314 dev_dbg(&i2s->pdev->dev, in stm32_i2s_calc_clk_div()
318 i2s->div = div; in stm32_i2s_calc_clk_div()
319 i2s->odd = odd; in stm32_i2s_calc_clk_div()
320 i2s->divider = divider; in stm32_i2s_calc_clk_div()
329 cgfr = I2S_CGFR_I2SDIV_SET(i2s->div) | (i2s->odd << I2S_CGFR_ODD_SHIFT); in stm32_i2s_set_clk_div()
332 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2s_set_clk_div()
339 struct platform_device *pdev = i2s->pdev; in stm32_i2s_rate_accurate()
344 dev_err(&pdev->dev, "Unexpected null rate\n"); in stm32_i2s_rate_accurate()
352 dividend = mul_u32_u32(1000000, abs(max_rate - (ratio * rate))); in stm32_i2s_rate_accurate()
358 dev_dbg(&pdev->dev, "Rate [%u] not accurate\n", rate); in stm32_i2s_rate_accurate()
366 struct platform_device *pdev = i2s->pdev; in stm32_i2s_set_parent_clock()
367 struct clk *parent_clk; in stm32_i2s_set_parent_clock()
371 parent_clk = i2s->x11kclk; in stm32_i2s_set_parent_clock()
373 parent_clk = i2s->x8kclk; in stm32_i2s_set_parent_clock()
375 ret = clk_set_parent(i2s->i2sclk, parent_clk); in stm32_i2s_set_parent_clock()
377 dev_err(&pdev->dev, in stm32_i2s_set_parent_clock()
385 if (i2s->i2s_clk_flg) { in stm32_i2s_put_parent_rate()
386 i2s->i2s_clk_flg = false; in stm32_i2s_put_parent_rate()
387 clk_rate_exclusive_put(i2s->i2sclk); in stm32_i2s_put_parent_rate()
394 struct platform_device *pdev = i2s->pdev; in stm32_i2s_set_parent_rate()
400 * - mclk on: in stm32_i2s_set_parent_rate()
401 * f_i2s_ck = MCKDIV * mclk-fs * fs in stm32_i2s_set_parent_rate()
402 * Here typical 256 ratio is assumed for mclk-fs in stm32_i2s_set_parent_rate()
403 * - mclk off: in stm32_i2s_set_parent_rate()
413 if (!i2s->i2smclk) in stm32_i2s_set_parent_rate()
417 clk_rate_exclusive_get(i2s->i2sclk); in stm32_i2s_set_parent_rate()
418 i2s->i2s_clk_flg = true; in stm32_i2s_set_parent_rate()
424 i2s_curr_rate = clk_get_rate(i2s->i2sclk); in stm32_i2s_set_parent_rate()
437 i2s_new_rate = clk_round_rate(i2s->i2sclk, i2s_clk_rate); in stm32_i2s_set_parent_rate()
439 ret = clk_set_rate(i2s->i2sclk, i2s_clk_rate); in stm32_i2s_set_parent_rate()
441 dev_err(&pdev->dev, "Error %d setting i2s_clk_rate rate. %s", in stm32_i2s_set_parent_rate()
442 ret, ret == -EBUSY ? in stm32_i2s_set_parent_rate()
456 dev_err(&pdev->dev, "Failed to find an accurate rate"); in stm32_i2s_set_parent_rate()
461 return -EINVAL; in stm32_i2s_set_parent_rate()
468 struct stm32_i2s_data *i2s = mclk->i2s_data; in stm32_i2smclk_determine_rate()
471 ret = stm32_i2s_calc_clk_div(i2s, req->best_parent_rate, req->rate); in stm32_i2smclk_determine_rate()
475 mclk->freq = req->best_parent_rate / i2s->divider; in stm32_i2smclk_determine_rate()
477 req->rate = mclk->freq; in stm32_i2smclk_determine_rate()
487 return mclk->freq; in stm32_i2smclk_recalc_rate()
494 struct stm32_i2s_data *i2s = mclk->i2s_data; in stm32_i2smclk_set_rate()
505 mclk->freq = rate; in stm32_i2smclk_set_rate()
513 struct stm32_i2s_data *i2s = mclk->i2s_data; in stm32_i2smclk_enable()
515 dev_dbg(&i2s->pdev->dev, "Enable master clock\n"); in stm32_i2smclk_enable()
517 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2smclk_enable()
524 struct stm32_i2s_data *i2s = mclk->i2s_data; in stm32_i2smclk_disable()
526 dev_dbg(&i2s->pdev->dev, "Disable master clock\n"); in stm32_i2smclk_disable()
528 regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, I2S_CGFR_MCKOE, 0); in stm32_i2smclk_disable()
543 struct device *dev = &i2s->pdev->dev; in stm32_i2s_add_mclk_provider()
544 const char *pname = __clk_get_name(i2s->i2sclk); in stm32_i2s_add_mclk_provider()
550 return -ENOMEM; in stm32_i2s_add_mclk_provider()
555 return -ENOMEM; in stm32_i2s_add_mclk_provider()
562 while (*s && *s != '_' && (i < (STM32_I2S_NAME_LEN - 7))) { in stm32_i2s_add_mclk_provider()
568 mclk->hw.init = CLK_HW_INIT(mclk_name, pname, &mclk_ops, 0); in stm32_i2s_add_mclk_provider()
569 mclk->i2s_data = i2s; in stm32_i2s_add_mclk_provider()
570 hw = &mclk->hw; in stm32_i2s_add_mclk_provider()
573 ret = devm_clk_hw_register(&i2s->pdev->dev, hw); in stm32_i2s_add_mclk_provider()
578 i2s->i2smclk = hw->clk; in stm32_i2s_add_mclk_provider()
587 struct platform_device *pdev = i2s->pdev; in stm32_i2s_isr()
592 regmap_read(i2s->regmap, STM32_I2S_SR_REG, &sr); in stm32_i2s_isr()
593 regmap_read(i2s->regmap, STM32_I2S_IER_REG, &ier); in stm32_i2s_isr()
597 dev_dbg(&pdev->dev, "Spurious IRQ sr=0x%08x, ier=0x%08x\n", in stm32_i2s_isr()
602 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG, in stm32_i2s_isr()
606 dev_dbg(&pdev->dev, "Overrun\n"); in stm32_i2s_isr()
611 dev_dbg(&pdev->dev, "Underrun\n"); in stm32_i2s_isr()
616 dev_dbg(&pdev->dev, "Frame error\n"); in stm32_i2s_isr()
618 spin_lock(&i2s->irq_lock); in stm32_i2s_isr()
619 if (err && i2s->substream) in stm32_i2s_isr()
620 snd_pcm_stop_xrun(i2s->substream); in stm32_i2s_isr()
621 spin_unlock(&i2s->irq_lock); in stm32_i2s_isr()
680 dev_dbg(cpu_dai->dev, "fmt %x\n", fmt); in stm32_i2s_set_dai_fmt()
701 dev_err(cpu_dai->dev, "Unsupported protocol %#x\n", in stm32_i2s_set_dai_fmt()
703 return -EINVAL; in stm32_i2s_set_dai_fmt()
721 dev_err(cpu_dai->dev, "Unsupported strobing %#x\n", in stm32_i2s_set_dai_fmt()
723 return -EINVAL; in stm32_i2s_set_dai_fmt()
729 i2s->ms_flg = I2S_MS_SLAVE; in stm32_i2s_set_dai_fmt()
732 i2s->ms_flg = I2S_MS_MASTER; in stm32_i2s_set_dai_fmt()
735 dev_err(cpu_dai->dev, "Unsupported mode %#x\n", in stm32_i2s_set_dai_fmt()
737 return -EINVAL; in stm32_i2s_set_dai_fmt()
740 i2s->fmt = fmt; in stm32_i2s_set_dai_fmt()
741 return regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2s_set_dai_fmt()
751 dev_dbg(cpu_dai->dev, "I2S MCLK frequency is %uHz. mode: %s, dir: %s\n", in stm32_i2s_set_sysclk()
757 if (!i2s->i2smclk) { in stm32_i2s_set_sysclk()
758 dev_dbg(cpu_dai->dev, "No MCLK registered\n"); in stm32_i2s_set_sysclk()
765 if (i2s->mclk_rate) { in stm32_i2s_set_sysclk()
766 clk_rate_exclusive_put(i2s->i2smclk); in stm32_i2s_set_sysclk()
767 i2s->mclk_rate = 0; in stm32_i2s_set_sysclk()
770 if (i2s->put_i2s_clk_rate) in stm32_i2s_set_sysclk()
771 i2s->put_i2s_clk_rate(i2s); in stm32_i2s_set_sysclk()
773 return regmap_update_bits(i2s->regmap, in stm32_i2s_set_sysclk()
778 ret = i2s->set_i2s_clk_rate(i2s, freq); in stm32_i2s_set_sysclk()
781 ret = clk_set_rate_exclusive(i2s->i2smclk, freq); in stm32_i2s_set_sysclk()
783 dev_err(cpu_dai->dev, "Could not set mclk rate\n"); in stm32_i2s_set_sysclk()
786 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2s_set_sysclk()
789 i2s->mclk_rate = freq; in stm32_i2s_set_sysclk()
805 if (!i2s->mclk_rate) { in stm32_i2s_configure_clock()
806 ret = i2s->set_i2s_clk_rate(i2s, rate); in stm32_i2s_configure_clock()
810 i2s_clock_rate = clk_get_rate(i2s->i2sclk); in stm32_i2s_configure_clock()
824 if (i2s->mclk_rate) { in stm32_i2s_configure_clock()
826 i2s->mclk_rate); in stm32_i2s_configure_clock()
831 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) == in stm32_i2s_configure_clock()
836 ret = regmap_read(i2s->regmap, STM32_I2S_CGFR_REG, &cgfr); in stm32_i2s_configure_clock()
852 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG2_REG, in stm32_i2s_configure_clock()
862 u32 cfgr, cfgr_mask, cfg1; in stm32_i2s_configure() local
868 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_16); in stm32_i2s_configure()
872 cfgr = I2S_CGFR_DATLEN_SET(I2S_I2SMOD_DATLEN_32) | in stm32_i2s_configure()
877 dev_err(cpu_dai->dev, "Unexpected format %d", format); in stm32_i2s_configure()
878 return -EINVAL; in stm32_i2s_configure()
882 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_SLAVE); in stm32_i2s_configure()
885 cfgr |= I2S_CGFR_FIXCH; in stm32_i2s_configure()
888 cfgr |= I2S_CGFR_I2SCFG_SET(I2S_I2SMOD_FD_MASTER); in stm32_i2s_configure()
892 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2s_configure()
893 cfgr_mask, cfgr); in stm32_i2s_configure()
898 cfg1 = I2S_CFG1_FTHVL_SET(fthlv - 1); in stm32_i2s_configure()
900 return regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG, in stm32_i2s_configure()
911 spin_lock_irqsave(&i2s->irq_lock, flags); in stm32_i2s_startup()
912 i2s->substream = substream; in stm32_i2s_startup()
913 spin_unlock_irqrestore(&i2s->irq_lock, flags); in stm32_i2s_startup()
915 if ((i2s->fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_DSP_A) in stm32_i2s_startup()
916 snd_pcm_hw_constraint_single(substream->runtime, in stm32_i2s_startup()
919 ret = clk_prepare_enable(i2s->i2sclk); in stm32_i2s_startup()
921 dev_err(cpu_dai->dev, "Failed to enable clock: %d\n", ret); in stm32_i2s_startup()
925 return regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG, in stm32_i2s_startup()
938 dev_err(cpu_dai->dev, "Configuration returned error %d\n", ret); in stm32_i2s_hw_params()
952 bool playback_flg = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK); in stm32_i2s_trigger()
961 dev_dbg(cpu_dai->dev, "start I2S %s\n", in stm32_i2s_trigger()
962 snd_pcm_direction_name(substream->stream)); in stm32_i2s_trigger()
965 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG, in stm32_i2s_trigger()
968 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG, in stm32_i2s_trigger()
971 dev_err(cpu_dai->dev, "Error %d enabling I2S\n", ret); in stm32_i2s_trigger()
975 ret = regmap_write_bits(i2s->regmap, STM32_I2S_CR1_REG, in stm32_i2s_trigger()
978 dev_err(cpu_dai->dev, "Error %d starting I2S\n", ret); in stm32_i2s_trigger()
982 regmap_write_bits(i2s->regmap, STM32_I2S_IFCR_REG, in stm32_i2s_trigger()
985 spin_lock(&i2s->lock_fd); in stm32_i2s_trigger()
986 i2s->refcount++; in stm32_i2s_trigger()
992 if (STM32_I2S_IS_MASTER(i2s) && i2s->refcount == 1) in stm32_i2s_trigger()
994 regmap_write(i2s->regmap, in stm32_i2s_trigger()
997 spin_unlock(&i2s->lock_fd); in stm32_i2s_trigger()
1002 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, ier, ier); in stm32_i2s_trigger()
1007 dev_dbg(cpu_dai->dev, "stop I2S %s\n", in stm32_i2s_trigger()
1008 snd_pcm_direction_name(substream->stream)); in stm32_i2s_trigger()
1011 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, in stm32_i2s_trigger()
1015 regmap_update_bits(i2s->regmap, STM32_I2S_IER_REG, in stm32_i2s_trigger()
1019 spin_lock(&i2s->lock_fd); in stm32_i2s_trigger()
1020 i2s->refcount--; in stm32_i2s_trigger()
1021 if (i2s->refcount) { in stm32_i2s_trigger()
1022 spin_unlock(&i2s->lock_fd); in stm32_i2s_trigger()
1026 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CR1_REG, in stm32_i2s_trigger()
1029 dev_err(cpu_dai->dev, "Error %d disabling I2S\n", ret); in stm32_i2s_trigger()
1030 spin_unlock(&i2s->lock_fd); in stm32_i2s_trigger()
1033 spin_unlock(&i2s->lock_fd); in stm32_i2s_trigger()
1036 regmap_update_bits(i2s->regmap, STM32_I2S_CFG1_REG, in stm32_i2s_trigger()
1040 return -EINVAL; in stm32_i2s_trigger()
1052 clk_disable_unprepare(i2s->i2sclk); in stm32_i2s_shutdown()
1056 * - Master clock is not used. Kernel clock won't be released trough sysclk in stm32_i2s_shutdown()
1057 * - Put handler is defined. Involve that clock is managed exclusively in stm32_i2s_shutdown()
1059 if (!i2s->i2smclk && i2s->put_i2s_clk_rate) in stm32_i2s_shutdown()
1060 i2s->put_i2s_clk_rate(i2s); in stm32_i2s_shutdown()
1062 spin_lock_irqsave(&i2s->irq_lock, flags); in stm32_i2s_shutdown()
1063 i2s->substream = NULL; in stm32_i2s_shutdown()
1064 spin_unlock_irqrestore(&i2s->irq_lock, flags); in stm32_i2s_shutdown()
1069 struct stm32_i2s_data *i2s = dev_get_drvdata(cpu_dai->dev); in stm32_i2s_dai_probe()
1070 struct snd_dmaengine_dai_dma_data *dma_data_tx = &i2s->dma_data_tx; in stm32_i2s_dai_probe()
1071 struct snd_dmaengine_dai_dma_data *dma_data_rx = &i2s->dma_data_rx; in stm32_i2s_dai_probe()
1074 dma_data_tx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; in stm32_i2s_dai_probe()
1075 dma_data_tx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_TXDR_REG; in stm32_i2s_dai_probe()
1076 dma_data_tx->maxburst = 1; in stm32_i2s_dai_probe()
1077 dma_data_rx->addr_width = DMA_SLAVE_BUSWIDTH_UNDEFINED; in stm32_i2s_dai_probe()
1078 dma_data_rx->addr = (dma_addr_t)(i2s->phys_addr) + STM32_I2S_RXDR_REG; in stm32_i2s_dai_probe()
1079 dma_data_rx->maxburst = 1; in stm32_i2s_dai_probe()
1125 .name = "stm32-i2s",
1132 stream->stream_name = stream_name; in stm32_i2s_dai_init()
1133 stream->channels_min = 1; in stm32_i2s_dai_init()
1134 stream->channels_max = 2; in stm32_i2s_dai_init()
1135 stream->rates = SNDRV_PCM_RATE_8000_192000; in stm32_i2s_dai_init()
1136 stream->formats = SNDRV_PCM_FMTBIT_S16_LE | in stm32_i2s_dai_init()
1145 dai_ptr = devm_kzalloc(&pdev->dev, sizeof(struct snd_soc_dai_driver), in stm32_i2s_dais_init()
1148 return -ENOMEM; in stm32_i2s_dais_init()
1150 dai_ptr->ops = &stm32_i2s_pcm_dai_ops; in stm32_i2s_dais_init()
1151 dai_ptr->id = 1; in stm32_i2s_dais_init()
1152 stm32_i2s_dai_init(&dai_ptr->playback, "playback"); in stm32_i2s_dais_init()
1153 stm32_i2s_dai_init(&dai_ptr->capture, "capture"); in stm32_i2s_dais_init()
1154 i2s->dai_drv = dai_ptr; in stm32_i2s_dais_init()
1169 { .compatible = "st,stm32h7-i2s", .data = &stm32_i2s_conf_h7 },
1170 { .compatible = "st,stm32mp25-i2s", .data = &stm32_i2s_conf_mp25 },
1176 struct device *dev = &i2s->pdev->dev; in stm32_i2s_get_parent_clk()
1178 i2s->x8kclk = devm_clk_get(dev, "x8k"); in stm32_i2s_get_parent_clk()
1179 if (IS_ERR(i2s->x8kclk)) in stm32_i2s_get_parent_clk()
1180 return dev_err_probe(dev, PTR_ERR(i2s->x8kclk), "Cannot get x8k parent clock\n"); in stm32_i2s_get_parent_clk()
1182 i2s->x11kclk = devm_clk_get(dev, "x11k"); in stm32_i2s_get_parent_clk()
1183 if (IS_ERR(i2s->x11kclk)) in stm32_i2s_get_parent_clk()
1184 return dev_err_probe(dev, PTR_ERR(i2s->x11kclk), "Cannot get x11k parent clock\n"); in stm32_i2s_get_parent_clk()
1192 struct device_node *np = pdev->dev.of_node; in stm32_i2s_parse_dt()
1198 return -ENODEV; in stm32_i2s_parse_dt()
1200 i2s->conf = device_get_match_data(&pdev->dev); in stm32_i2s_parse_dt()
1201 if (!i2s->conf) in stm32_i2s_parse_dt()
1202 return -EINVAL; in stm32_i2s_parse_dt()
1204 i2s->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res); in stm32_i2s_parse_dt()
1205 if (IS_ERR(i2s->base)) in stm32_i2s_parse_dt()
1206 return PTR_ERR(i2s->base); in stm32_i2s_parse_dt()
1208 i2s->phys_addr = res->start; in stm32_i2s_parse_dt()
1211 i2s->pclk = devm_clk_get(&pdev->dev, "pclk"); in stm32_i2s_parse_dt()
1212 if (IS_ERR(i2s->pclk)) in stm32_i2s_parse_dt()
1213 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->pclk), in stm32_i2s_parse_dt()
1216 i2s->i2sclk = devm_clk_get(&pdev->dev, "i2sclk"); in stm32_i2s_parse_dt()
1217 if (IS_ERR(i2s->i2sclk)) in stm32_i2s_parse_dt()
1218 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->i2sclk), in stm32_i2s_parse_dt()
1221 if (i2s->conf->get_i2s_clk_parent) { in stm32_i2s_parse_dt()
1222 i2s->set_i2s_clk_rate = stm32_i2s_set_parent_clock; in stm32_i2s_parse_dt()
1224 i2s->set_i2s_clk_rate = stm32_i2s_set_parent_rate; in stm32_i2s_parse_dt()
1225 i2s->put_i2s_clk_rate = stm32_i2s_put_parent_rate; in stm32_i2s_parse_dt()
1228 if (i2s->conf->get_i2s_clk_parent) { in stm32_i2s_parse_dt()
1229 ret = i2s->conf->get_i2s_clk_parent(i2s); in stm32_i2s_parse_dt()
1235 if (of_property_present(np, "#clock-cells")) { in stm32_i2s_parse_dt()
1246 ret = devm_request_irq(&pdev->dev, irq, stm32_i2s_isr, 0, in stm32_i2s_parse_dt()
1247 dev_name(&pdev->dev), i2s); in stm32_i2s_parse_dt()
1249 dev_err(&pdev->dev, "irq request returned %d\n", ret); in stm32_i2s_parse_dt()
1254 rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL); in stm32_i2s_parse_dt()
1256 return dev_err_probe(&pdev->dev, PTR_ERR(rst), in stm32_i2s_parse_dt()
1268 snd_dmaengine_pcm_unregister(&pdev->dev); in stm32_i2s_remove()
1269 snd_soc_unregister_component(&pdev->dev); in stm32_i2s_remove()
1270 pm_runtime_disable(&pdev->dev); in stm32_i2s_remove()
1279 i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL); in stm32_i2s_probe()
1281 return -ENOMEM; in stm32_i2s_probe()
1283 i2s->pdev = pdev; in stm32_i2s_probe()
1284 i2s->ms_flg = I2S_MS_NOT_SET; in stm32_i2s_probe()
1285 spin_lock_init(&i2s->lock_fd); in stm32_i2s_probe()
1286 spin_lock_init(&i2s->irq_lock); in stm32_i2s_probe()
1297 i2s->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "pclk", in stm32_i2s_probe()
1298 i2s->base, i2s->conf->regmap_conf); in stm32_i2s_probe()
1299 if (IS_ERR(i2s->regmap)) in stm32_i2s_probe()
1300 return dev_err_probe(&pdev->dev, PTR_ERR(i2s->regmap), in stm32_i2s_probe()
1303 ret = snd_dmaengine_pcm_register(&pdev->dev, &stm32_i2s_pcm_config, 0); in stm32_i2s_probe()
1305 return dev_err_probe(&pdev->dev, ret, "PCM DMA register error\n"); in stm32_i2s_probe()
1307 ret = snd_soc_register_component(&pdev->dev, &stm32_i2s_component, in stm32_i2s_probe()
1308 i2s->dai_drv, 1); in stm32_i2s_probe()
1310 snd_dmaengine_pcm_unregister(&pdev->dev); in stm32_i2s_probe()
1315 ret = regmap_update_bits(i2s->regmap, STM32_I2S_CGFR_REG, in stm32_i2s_probe()
1320 ret = regmap_read(i2s->regmap, STM32_I2S_IPIDR_REG, &val); in stm32_i2s_probe()
1325 ret = regmap_read(i2s->regmap, STM32_I2S_HWCFGR_REG, &val); in stm32_i2s_probe()
1330 dev_err(&pdev->dev, in stm32_i2s_probe()
1332 ret = -EPERM; in stm32_i2s_probe()
1336 ret = regmap_read(i2s->regmap, STM32_I2S_VERR_REG, &val); in stm32_i2s_probe()
1340 dev_dbg(&pdev->dev, "I2S version: %lu.%lu registered\n", in stm32_i2s_probe()
1345 pm_runtime_enable(&pdev->dev); in stm32_i2s_probe()
1361 regcache_cache_only(i2s->regmap, true); in stm32_i2s_suspend()
1362 regcache_mark_dirty(i2s->regmap); in stm32_i2s_suspend()
1371 regcache_cache_only(i2s->regmap, false); in stm32_i2s_resume()
1372 return regcache_sync(i2s->regmap); in stm32_i2s_resume()
1381 .name = "st,stm32-i2s",
1393 MODULE_ALIAS("platform:stm32-i2s");