Lines Matching full:pll

16 #include "clk-pll.h"
35 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_is_prepared() local
37 return (readl(pll->en_addr) & BIT(pll->data->pll_en_bit)) != 0; in mtk_pll_is_prepared()
40 static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin, in __mtk_pll_recalc_rate() argument
43 int pcwbits = pll->data->pcwbits; in __mtk_pll_recalc_rate()
49 /* The fractional part of the PLL divider. */ in __mtk_pll_recalc_rate()
50 ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; in __mtk_pll_recalc_rate()
67 static void __mtk_pll_tuner_enable(struct mtk_clk_pll *pll) in __mtk_pll_tuner_enable() argument
71 if (pll->tuner_en_addr) { in __mtk_pll_tuner_enable()
72 r = readl(pll->tuner_en_addr) | BIT(pll->data->tuner_en_bit); in __mtk_pll_tuner_enable()
73 writel(r, pll->tuner_en_addr); in __mtk_pll_tuner_enable()
74 } else if (pll->tuner_addr) { in __mtk_pll_tuner_enable()
75 r = readl(pll->tuner_addr) | AUDPLL_TUNER_EN; in __mtk_pll_tuner_enable()
76 writel(r, pll->tuner_addr); in __mtk_pll_tuner_enable()
80 static void __mtk_pll_tuner_disable(struct mtk_clk_pll *pll) in __mtk_pll_tuner_disable() argument
84 if (pll->tuner_en_addr) { in __mtk_pll_tuner_disable()
85 r = readl(pll->tuner_en_addr) & ~BIT(pll->data->tuner_en_bit); in __mtk_pll_tuner_disable()
86 writel(r, pll->tuner_en_addr); in __mtk_pll_tuner_disable()
87 } else if (pll->tuner_addr) { in __mtk_pll_tuner_disable()
88 r = readl(pll->tuner_addr) & ~AUDPLL_TUNER_EN; in __mtk_pll_tuner_disable()
89 writel(r, pll->tuner_addr); in __mtk_pll_tuner_disable()
93 static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw, in mtk_pll_set_rate_regs() argument
99 __mtk_pll_tuner_disable(pll); in mtk_pll_set_rate_regs()
102 val = readl(pll->pd_addr); in mtk_pll_set_rate_regs()
103 val &= ~(POSTDIV_MASK << pll->data->pd_shift); in mtk_pll_set_rate_regs()
104 val |= (ffs(postdiv) - 1) << pll->data->pd_shift; in mtk_pll_set_rate_regs()
107 if (pll->pd_addr != pll->pcw_addr) { in mtk_pll_set_rate_regs()
108 writel(val, pll->pd_addr); in mtk_pll_set_rate_regs()
109 val = readl(pll->pcw_addr); in mtk_pll_set_rate_regs()
113 val &= ~GENMASK(pll->data->pcw_shift + pll->data->pcwbits - 1, in mtk_pll_set_rate_regs()
114 pll->data->pcw_shift); in mtk_pll_set_rate_regs()
115 val |= pcw << pll->data->pcw_shift; in mtk_pll_set_rate_regs()
116 writel(val, pll->pcw_addr); in mtk_pll_set_rate_regs()
117 chg = readl(pll->pcw_chg_addr) | in mtk_pll_set_rate_regs()
118 BIT(pll->data->pcw_chg_bit ? : PCW_CHG_BIT); in mtk_pll_set_rate_regs()
119 writel(chg, pll->pcw_chg_addr); in mtk_pll_set_rate_regs()
120 if (pll->tuner_addr) in mtk_pll_set_rate_regs()
121 writel(val + 1, pll->tuner_addr); in mtk_pll_set_rate_regs()
124 __mtk_pll_tuner_enable(pll); in mtk_pll_set_rate_regs()
131 * @pll: The pll
138 void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, in mtk_pll_calc_values() argument
141 unsigned long fmin = pll->data->fmin ? pll->data->fmin : (1000 * MHZ); in mtk_pll_calc_values()
142 const struct mtk_pll_div_table *div_table = pll->data->div_table; in mtk_pll_calc_values()
147 if (freq > pll->data->fmax) in mtk_pll_calc_values()
148 freq = pll->data->fmax; in mtk_pll_calc_values()
168 ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; in mtk_pll_calc_values()
169 _pcw = ((u64)freq << val) << (pll->data->pcwbits - ibits); in mtk_pll_calc_values()
178 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_set_rate() local
182 mtk_pll_calc_values(pll, &pcw, &postdiv, rate, parent_rate); in mtk_pll_set_rate()
183 mtk_pll_set_rate_regs(pll, pcw, postdiv); in mtk_pll_set_rate()
190 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_recalc_rate() local
194 postdiv = (readl(pll->pd_addr) >> pll->data->pd_shift) & POSTDIV_MASK; in mtk_pll_recalc_rate()
197 pcw = readl(pll->pcw_addr) >> pll->data->pcw_shift; in mtk_pll_recalc_rate()
198 pcw &= GENMASK(pll->data->pcwbits - 1, 0); in mtk_pll_recalc_rate()
200 return __mtk_pll_recalc_rate(pll, parent_rate, pcw, postdiv); in mtk_pll_recalc_rate()
206 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_round_rate() local
210 mtk_pll_calc_values(pll, &pcw, &postdiv, rate, *prate); in mtk_pll_round_rate()
212 return __mtk_pll_recalc_rate(pll, *prate, pcw, postdiv); in mtk_pll_round_rate()
217 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_prepare() local
220 r = readl(pll->pwr_addr) | CON0_PWR_ON; in mtk_pll_prepare()
221 writel(r, pll->pwr_addr); in mtk_pll_prepare()
224 r = readl(pll->pwr_addr) & ~CON0_ISO_EN; in mtk_pll_prepare()
225 writel(r, pll->pwr_addr); in mtk_pll_prepare()
228 r = readl(pll->en_addr) | BIT(pll->data->pll_en_bit); in mtk_pll_prepare()
229 writel(r, pll->en_addr); in mtk_pll_prepare()
231 if (pll->data->en_mask) { in mtk_pll_prepare()
232 r = readl(pll->base_addr + REG_CON0) | pll->data->en_mask; in mtk_pll_prepare()
233 writel(r, pll->base_addr + REG_CON0); in mtk_pll_prepare()
236 __mtk_pll_tuner_enable(pll); in mtk_pll_prepare()
240 if (pll->data->flags & HAVE_RST_BAR) { in mtk_pll_prepare()
241 r = readl(pll->base_addr + REG_CON0); in mtk_pll_prepare()
242 r |= pll->data->rst_bar_mask; in mtk_pll_prepare()
243 writel(r, pll->base_addr + REG_CON0); in mtk_pll_prepare()
251 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_pll_unprepare() local
254 if (pll->data->flags & HAVE_RST_BAR) { in mtk_pll_unprepare()
255 r = readl(pll->base_addr + REG_CON0); in mtk_pll_unprepare()
256 r &= ~pll->data->rst_bar_mask; in mtk_pll_unprepare()
257 writel(r, pll->base_addr + REG_CON0); in mtk_pll_unprepare()
260 __mtk_pll_tuner_disable(pll); in mtk_pll_unprepare()
262 if (pll->data->en_mask) { in mtk_pll_unprepare()
263 r = readl(pll->base_addr + REG_CON0) & ~pll->data->en_mask; in mtk_pll_unprepare()
264 writel(r, pll->base_addr + REG_CON0); in mtk_pll_unprepare()
267 r = readl(pll->en_addr) & ~BIT(pll->data->pll_en_bit); in mtk_pll_unprepare()
268 writel(r, pll->en_addr); in mtk_pll_unprepare()
270 r = readl(pll->pwr_addr) | CON0_ISO_EN; in mtk_pll_unprepare()
271 writel(r, pll->pwr_addr); in mtk_pll_unprepare()
273 r = readl(pll->pwr_addr) & ~CON0_PWR_ON; in mtk_pll_unprepare()
274 writel(r, pll->pwr_addr); in mtk_pll_unprepare()
286 struct clk_hw *mtk_clk_register_pll_ops(struct mtk_clk_pll *pll, in mtk_clk_register_pll_ops() argument
295 pll->base_addr = base + data->reg; in mtk_clk_register_pll_ops()
296 pll->pwr_addr = base + data->pwr_reg; in mtk_clk_register_pll_ops()
297 pll->pd_addr = base + data->pd_reg; in mtk_clk_register_pll_ops()
298 pll->pcw_addr = base + data->pcw_reg; in mtk_clk_register_pll_ops()
300 pll->pcw_chg_addr = base + data->pcw_chg_reg; in mtk_clk_register_pll_ops()
302 pll->pcw_chg_addr = pll->base_addr + REG_CON1; in mtk_clk_register_pll_ops()
304 pll->tuner_addr = base + data->tuner_reg; in mtk_clk_register_pll_ops()
306 pll->tuner_en_addr = base + data->tuner_en_reg; in mtk_clk_register_pll_ops()
308 pll->en_addr = base + data->en_reg; in mtk_clk_register_pll_ops()
310 pll->en_addr = pll->base_addr + REG_CON0; in mtk_clk_register_pll_ops()
311 pll->hw.init = &init; in mtk_clk_register_pll_ops()
312 pll->data = data; in mtk_clk_register_pll_ops()
323 ret = clk_hw_register(NULL, &pll->hw); in mtk_clk_register_pll_ops()
328 return &pll->hw; in mtk_clk_register_pll_ops()
334 struct mtk_clk_pll *pll; in mtk_clk_register_pll() local
337 pll = kzalloc(sizeof(*pll), GFP_KERNEL); in mtk_clk_register_pll()
338 if (!pll) in mtk_clk_register_pll()
341 hw = mtk_clk_register_pll_ops(pll, data, base, &mtk_pll_ops); in mtk_clk_register_pll()
343 kfree(pll); in mtk_clk_register_pll()
350 struct mtk_clk_pll *pll; in mtk_clk_unregister_pll() local
355 pll = to_mtk_clk_pll(hw); in mtk_clk_unregister_pll()
358 kfree(pll); in mtk_clk_unregister_pll()
376 const struct mtk_pll_data *pll = &plls[i]; in mtk_clk_register_plls() local
378 if (!IS_ERR_OR_NULL(clk_data->hws[pll->id])) { in mtk_clk_register_plls()
380 node, pll->id); in mtk_clk_register_plls()
384 hw = mtk_clk_register_pll(pll, base); in mtk_clk_register_plls()
387 pr_err("Failed to register clk %s: %pe\n", pll->name, in mtk_clk_register_plls()
392 clk_data->hws[pll->id] = hw; in mtk_clk_register_plls()
399 const struct mtk_pll_data *pll = &plls[i]; in mtk_clk_register_plls() local
401 mtk_clk_unregister_pll(clk_data->hws[pll->id]); in mtk_clk_register_plls()
402 clk_data->hws[pll->id] = ERR_PTR(-ENOENT); in mtk_clk_register_plls()
414 struct mtk_clk_pll *pll = to_mtk_clk_pll(hw); in mtk_clk_pll_get_base() local
416 return pll->base_addr - data->reg; in mtk_clk_pll_get_base()
429 const struct mtk_pll_data *pll = &plls[i - 1]; in mtk_clk_unregister_plls() local
431 if (IS_ERR_OR_NULL(clk_data->hws[pll->id])) in mtk_clk_unregister_plls()
440 base = mtk_clk_pll_get_base(clk_data->hws[pll->id], pll); in mtk_clk_unregister_plls()
442 mtk_clk_unregister_pll(clk_data->hws[pll->id]); in mtk_clk_unregister_plls()
443 clk_data->hws[pll->id] = ERR_PTR(-ENOENT); in mtk_clk_unregister_plls()