Lines Matching +full:mali +full:- +full:400
1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT)
3 #include <dt-bindings/gpio/gpio.h>
4 #include <dt-bindings/interrupt-controller/irq.h>
5 #include <dt-bindings/interrupt-controller/arm-gic.h>
6 #include <dt-bindings/pinctrl/rockchip.h>
7 #include <dt-bindings/clock/rk3036-cru.h>
8 #include <dt-bindings/soc/rockchip,boot-mode.h>
9 #include <dt-bindings/power/rk3036-power.h>
12 #address-cells = <1>;
13 #size-cells = <1>;
17 interrupt-parent = <&gic>;
36 #address-cells = <1>;
37 #size-cells = <0>;
38 enable-method = "rockchip,rk3036-smp";
42 compatible = "arm,cortex-a7";
45 operating-points = <
49 clock-latency = <40000>;
55 compatible = "arm,cortex-a7";
61 arm-pmu {
62 compatible = "arm,cortex-a7-pmu";
65 interrupt-affinity = <&cpu0>, <&cpu1>;
68 display-subsystem {
69 compatible = "rockchip,display-subsystem";
74 compatible = "arm,armv7-timer";
75 arm,cpu-registers-not-fw-configured;
80 clock-frequency = <24000000>;
84 compatible = "fixed-clock";
85 clock-frequency = <24000000>;
86 clock-output-names = "xin24m";
87 #clock-cells = <0>;
91 compatible = "mmio-sram";
93 #address-cells = <1>;
94 #size-cells = <1>;
97 smp-sram@0 {
98 compatible = "rockchip,rk3066-smp-sram";
104 compatible = "rockchip,rk3036-mali", "arm,mali-400";
110 interrupt-names = "gp",
114 assigned-clocks = <&cru SCLK_GPU>;
115 assigned-clock-rates = <100000000>;
117 clock-names = "bus", "core";
118 power-domains = <&power RK3036_PD_GPU>;
123 vpu: video-codec@10108000 {
124 compatible = "rockchip,rk3036-vpu";
127 interrupt-names = "vdpu";
129 clock-names = "aclk", "hclk";
131 power-domains = <&power RK3036_PD_VPU>;
139 clock-names = "aclk", "iface";
140 power-domains = <&power RK3036_PD_VPU>;
141 #iommu-cells = <0>;
145 compatible = "rockchip,rk3036-vop";
149 clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
151 reset-names = "axi", "ahb", "dclk";
153 power-domains = <&power RK3036_PD_VIO>;
157 #address-cells = <1>;
158 #size-cells = <0>;
161 remote-endpoint = <&hdmi_in_vop>;
171 clock-names = "aclk", "iface";
172 power-domains = <&power RK3036_PD_VIO>;
173 #iommu-cells = <0>;
178 compatible = "rockchip,rk3036-qos", "syscon";
183 compatible = "rockchip,rk3036-qos", "syscon";
188 compatible = "rockchip,rk3036-qos", "syscon";
192 gic: interrupt-controller@10139000 {
193 compatible = "arm,gic-400";
194 interrupt-controller;
195 #interrupt-cells = <3>;
196 #address-cells = <0>;
206 compatible = "rockchip,rk3036-usb", "rockchip,rk3066-usb",
211 clock-names = "otg";
213 g-np-tx-fifo-size = <16>;
214 g-rx-fifo-size = <275>;
215 g-tx-fifo-size = <256 128 128 64 64 32>;
220 compatible = "rockchip,rk3036-usb", "rockchip,rk3066-usb",
225 clock-names = "otg";
231 compatible = "rockchip,rk3036-emac";
236 clock-names = "hclk", "macref", "macclk";
242 assigned-clocks = <&cru SCLK_MACPLL>;
243 assigned-clock-parents = <&cru PLL_DPLL>;
244 max-speed = <100>;
245 phy-mode = "rmii";
250 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
252 clock-frequency = <37500000>;
253 max-frequency = <37500000>;
255 clock-names = "biu", "ciu";
256 fifo-depth = <0x100>;
259 reset-names = "reset";
264 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
266 max-frequency = <37500000>;
269 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
270 fifo-depth = <0x100>;
273 reset-names = "reset";
278 compatible = "rockchip,rk3036-dw-mshc", "rockchip,rk3288-dw-mshc";
281 bus-width = <8>;
282 cap-mmc-highspeed;
283 clock-frequency = <37500000>;
284 max-frequency = <37500000>;
287 clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
288 disable-wp;
290 dma-names = "rx-tx";
291 fifo-depth = <0x100>;
292 mmc-ddr-1_8v;
293 non-removable;
294 pinctrl-names = "default";
295 pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
297 reset-names = "reset";
302 compatible = "rockchip,rk3036-i2s", "rockchip,rk3066-i2s";
305 clock-names = "i2s_clk", "i2s_hclk";
308 dma-names = "tx", "rx";
309 pinctrl-names = "default";
310 pinctrl-0 = <&i2s_bus>;
311 #sound-dai-cells = <0>;
315 nfc: nand-controller@10500000 {
316 compatible = "rockchip,rk3036-nfc",
317 "rockchip,rk2928-nfc";
321 clock-names = "ahb", "nfc";
322 assigned-clocks = <&cru SCLK_NANDC>;
323 assigned-clock-rates = <150000000>;
324 pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_csn0
326 pinctrl-names = "default";
330 cru: clock-controller@20000000 {
331 compatible = "rockchip,rk3036-cru";
334 clock-names = "xin24m";
336 #clock-cells = <1>;
337 #reset-cells = <1>;
338 assigned-clocks = <&cru PLL_GPLL>;
339 assigned-clock-rates = <594000000>;
343 compatible = "rockchip,rk3036-grf", "syscon", "simple-mfd";
346 power: power-controller {
347 compatible = "rockchip,rk3036-power-controller";
348 #power-domain-cells = <1>;
349 #address-cells = <1>;
350 #size-cells = <0>;
352 power-domain@RK3036_PD_VIO {
358 #power-domain-cells = <0>;
361 power-domain@RK3036_PD_VPU {
366 #power-domain-cells = <0>;
369 power-domain@RK3036_PD_GPU {
373 #power-domain-cells = <0>;
377 reboot-mode {
378 compatible = "syscon-reboot-mode";
380 mode-normal = <BOOT_NORMAL>;
381 mode-recovery = <BOOT_RECOVERY>;
382 mode-bootloader = <BOOT_FASTBOOT>;
383 mode-loader = <BOOT_BL_DOWNLOAD>;
387 acodec: acodec-ana@20030000 {
388 compatible = "rk3036-codec";
391 clock-names = "acodec_pclk";
397 compatible = "rockchip,rk3036-inno-hdmi";
401 clock-names = "pclk";
403 pinctrl-names = "default";
404 pinctrl-0 = <&hdmi_ctl>;
408 #address-cells = <1>;
409 #size-cells = <0>;
415 remote-endpoint = <&vop_out_hdmi>;
426 compatible = "rockchip,rk3036-timer", "rockchip,rk3288-timer";
430 clock-names = "pclk", "timer";
434 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
436 #pwm-cells = <3>;
438 pinctrl-names = "default";
439 pinctrl-0 = <&pwm0_pin>;
444 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
446 #pwm-cells = <3>;
448 pinctrl-names = "default";
449 pinctrl-0 = <&pwm1_pin>;
454 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
456 #pwm-cells = <3>;
458 pinctrl-names = "default";
459 pinctrl-0 = <&pwm2_pin>;
464 compatible = "rockchip,rk3036-pwm", "rockchip,rk2928-pwm";
466 #pwm-cells = <2>;
468 pinctrl-names = "default";
469 pinctrl-0 = <&pwm3_pin>;
474 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
477 #address-cells = <1>;
478 #size-cells = <0>;
479 clock-names = "i2c";
481 pinctrl-names = "default";
482 pinctrl-0 = <&i2c1_xfer>;
487 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
490 #address-cells = <1>;
491 #size-cells = <0>;
492 clock-names = "i2c";
494 pinctrl-names = "default";
495 pinctrl-0 = <&i2c2_xfer>;
500 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
503 reg-shift = <2>;
504 reg-io-width = <4>;
505 clock-frequency = <24000000>;
507 clock-names = "baudclk", "apb_pclk";
508 pinctrl-names = "default";
509 pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
514 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
517 reg-shift = <2>;
518 reg-io-width = <4>;
519 clock-frequency = <24000000>;
521 clock-names = "baudclk", "apb_pclk";
522 pinctrl-names = "default";
523 pinctrl-0 = <&uart1_xfer>;
528 compatible = "rockchip,rk3036-uart", "snps,dw-apb-uart";
531 reg-shift = <2>;
532 reg-io-width = <4>;
533 clock-frequency = <24000000>;
535 clock-names = "baudclk", "apb_pclk";
536 pinctrl-names = "default";
537 pinctrl-0 = <&uart2_xfer>;
542 compatible = "rockchip,rk3036-i2c", "rockchip,rk3288-i2c";
545 #address-cells = <1>;
546 #size-cells = <0>;
547 clock-names = "i2c";
549 pinctrl-names = "default";
550 pinctrl-0 = <&i2c0_xfer>;
555 compatible = "rockchip,rockchip-spi";
559 clock-names = "apb-pclk","spi_pclk";
561 dma-names = "tx", "rx";
562 pinctrl-names = "default";
563 pinctrl-0 = <&spi_txd &spi_rxd &spi_clk &spi_cs0>;
564 #address-cells = <1>;
565 #size-cells = <0>;
569 pdma: dma-controller@20078000 {
574 #dma-cells = <1>;
575 arm,pl330-broken-no-flushp;
576 arm,pl330-periph-burst;
578 clock-names = "apb_pclk";
582 compatible = "rockchip,rk3036-pinctrl";
584 #address-cells = <1>;
585 #size-cells = <1>;
589 compatible = "rockchip,gpio-bank";
594 gpio-controller;
595 #gpio-cells = <2>;
597 interrupt-controller;
598 #interrupt-cells = <2>;
602 compatible = "rockchip,gpio-bank";
607 gpio-controller;
608 #gpio-cells = <2>;
610 interrupt-controller;
611 #interrupt-cells = <2>;
615 compatible = "rockchip,gpio-bank";
620 gpio-controller;
621 #gpio-cells = <2>;
623 interrupt-controller;
624 #interrupt-cells = <2>;
627 pcfg_pull_default: pcfg-pull-default {
628 bias-pull-pin-default;
631 pcfg_pull_none: pcfg-pull-none {
632 bias-disable;
636 pwm0_pin: pwm0-pin {
642 pwm1_pin: pwm1-pin {
648 pwm2_pin: pwm2-pin {
654 pwm3_pin: pwm3-pin {
660 sdmmc_clk: sdmmc-clk {
664 sdmmc_cmd: sdmmc-cmd {
668 sdmmc_cd: sdmmc-cd {
672 sdmmc_bus1: sdmmc-bus1 {
676 sdmmc_bus4: sdmmc-bus4 {
685 sdio_bus1: sdio-bus1 {
689 sdio_bus4: sdio-bus4 {
696 sdio_cmd: sdio-cmd {
700 sdio_clk: sdio-clk {
710 emmc_clk: emmc-clk {
714 emmc_cmd: emmc-cmd {
718 emmc_bus8: emmc-bus8 {
731 flash_ale: flash-ale {
735 flash_bus8: flash-bus8 {
746 flash_cle: flash-cle {
750 flash_csn0: flash-csn0 {
754 flash_rdn: flash-rdn {
758 flash_rdy: flash-rdy {
762 flash_wrn: flash-wrn {
768 emac_xfer: emac-xfer {
779 emac_mdio: emac-mdio {
786 i2c0_xfer: i2c0-xfer {
793 i2c1_xfer: i2c1-xfer {
800 i2c2_xfer: i2c2-xfer {
807 i2s_bus: i2s-bus {
818 hdmi_ctl: hdmi-ctl {
827 uart0_xfer: uart0-xfer {
832 uart0_cts: uart0-cts {
836 uart0_rts: uart0-rts {
842 uart1_xfer: uart1-xfer {
850 uart2_xfer: uart2-xfer {
857 spi-pins {
858 spi_txd:spi-txd {
862 spi_rxd:spi-rxd {
866 spi_clk:spi-clk {
870 spi_cs0:spi-cs0 {
875 spi_cs1:spi-cs1 {